xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_private.c (revision 1c37d0c1d378769249c797de5b13d73cf6f17a53)
1c9d75b3cSYann Gautier /*
2db3e0eceSYann Gautier  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
78f282daeSYann Gautier #include <assert.h>
88f282daeSYann Gautier 
933667d29SYann Gautier #include <drivers/clk.h>
10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h>
11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h>
124dc77a35SYann Gautier #include <lib/mmio.h>
13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
14ff7675ebSYann Gautier #include <libfdt.h>
1510e7a9e9SYann Gautier 
16ba02add9SSughosh Ganu #include <plat/common/platform.h>
17c9d75b3cSYann Gautier #include <platform_def.h>
18c9d75b3cSYann Gautier 
1910e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */
2010e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK(31, 16)
2110e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
22f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK		GENMASK(15, 12)
23f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT		12
2410e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK(11, 8)
2510e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
26f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK		GENMASK(7, 4)
27f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT		4
2810e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK(3, 0)
2910e7a9e9SYann Gautier 
3010e7a9e9SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
3110e7a9e9SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
32f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id)		(((_id) & BOARD_ID_VARCPN_MASK) >> \
33f964f5c3SPatrick Delaunay 					 BOARD_ID_VARCPN_SHIFT)
3410e7a9e9SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
3510e7a9e9SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
36f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id)		(((_id) & BOARD_ID_VARFG_MASK) >> \
37f964f5c3SPatrick Delaunay 					 BOARD_ID_VARFG_SHIFT)
3810e7a9e9SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
3910e7a9e9SYann Gautier 
404b031ab4SYann Gautier #if STM32MP13
414b031ab4SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID	U(30)
424b031ab4SYann Gautier #endif
434b031ab4SYann Gautier #if STM32MP15
444dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID	U(20)
454b031ab4SYann Gautier #endif
464dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_MASK		U(0x0000FF00)
474dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_SHIFT	8
484dc77a35SYann Gautier 
49ba02add9SSughosh Ganu #define TAMP_BOOT_COUNTER_REG_ID	U(21)
50ba02add9SSughosh Ganu 
510754143aSEtienne Carriere #if defined(IMAGE_BL2)
520754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
533f9c9784SYann Gautier 					STM32MP_SYSRAM_SIZE, \
54c9d75b3cSYann Gautier 					MT_MEMORY | \
55c9d75b3cSYann Gautier 					MT_RW | \
56c9d75b3cSYann Gautier 					MT_SECURE | \
57c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
580754143aSEtienne Carriere #elif defined(IMAGE_BL32)
590754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \
600754143aSEtienne Carriere 					STM32MP_SEC_SYSRAM_SIZE, \
610754143aSEtienne Carriere 					MT_MEMORY | \
620754143aSEtienne Carriere 					MT_RW | \
630754143aSEtienne Carriere 					MT_SECURE | \
640754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
650754143aSEtienne Carriere 
660754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */
670754143aSEtienne Carriere #define MAP_NS_SYSRAM	MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \
680754143aSEtienne Carriere 					STM32MP_NS_SYSRAM_SIZE, \
690754143aSEtienne Carriere 					MT_DEVICE | \
700754143aSEtienne Carriere 					MT_RW | \
710754143aSEtienne Carriere 					MT_NS | \
720754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
730754143aSEtienne Carriere #endif
74c9d75b3cSYann Gautier 
75a5308745SYann Gautier #if STM32MP13
76a5308745SYann Gautier #define MAP_SRAM_ALL	MAP_REGION_FLAT(SRAMS_BASE, \
77a5308745SYann Gautier 					SRAMS_SIZE_2MB_ALIGNED, \
78a5308745SYann Gautier 					MT_MEMORY | \
79a5308745SYann Gautier 					MT_RW | \
80a5308745SYann Gautier 					MT_SECURE | \
81a5308745SYann Gautier 					MT_EXECUTE_NEVER)
82a5308745SYann Gautier #endif
83a5308745SYann Gautier 
84c9d75b3cSYann Gautier #define MAP_DEVICE1	MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \
85c9d75b3cSYann Gautier 					STM32MP1_DEVICE1_SIZE, \
86c9d75b3cSYann Gautier 					MT_DEVICE | \
87c9d75b3cSYann Gautier 					MT_RW | \
88c9d75b3cSYann Gautier 					MT_SECURE | \
89c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
90c9d75b3cSYann Gautier 
91c9d75b3cSYann Gautier #define MAP_DEVICE2	MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \
92c9d75b3cSYann Gautier 					STM32MP1_DEVICE2_SIZE, \
93c9d75b3cSYann Gautier 					MT_DEVICE | \
94c9d75b3cSYann Gautier 					MT_RW | \
95c9d75b3cSYann Gautier 					MT_SECURE | \
96c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
97c9d75b3cSYann Gautier 
98c9d75b3cSYann Gautier #if defined(IMAGE_BL2)
99c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
1000754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
101a5308745SYann Gautier #if STM32MP13
102a5308745SYann Gautier 	MAP_SRAM_ALL,
103a5308745SYann Gautier #endif
104c9d75b3cSYann Gautier 	MAP_DEVICE1,
105db3e0eceSYann Gautier #if STM32MP_RAW_NAND
106c9d75b3cSYann Gautier 	MAP_DEVICE2,
107db3e0eceSYann Gautier #endif
108c9d75b3cSYann Gautier 	{0}
109c9d75b3cSYann Gautier };
110c9d75b3cSYann Gautier #endif
111c9d75b3cSYann Gautier #if defined(IMAGE_BL32)
112c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
1130754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
1140754143aSEtienne Carriere 	MAP_NS_SYSRAM,
115c9d75b3cSYann Gautier 	MAP_DEVICE1,
116c9d75b3cSYann Gautier 	MAP_DEVICE2,
117c9d75b3cSYann Gautier 	{0}
118c9d75b3cSYann Gautier };
119c9d75b3cSYann Gautier #endif
120c9d75b3cSYann Gautier 
121c9d75b3cSYann Gautier void configure_mmu(void)
122c9d75b3cSYann Gautier {
123c9d75b3cSYann Gautier 	mmap_add(stm32mp1_mmap);
124c9d75b3cSYann Gautier 	init_xlat_tables();
125c9d75b3cSYann Gautier 
126c9d75b3cSYann Gautier 	enable_mmu_svc_mon(0);
127c9d75b3cSYann Gautier }
1288f282daeSYann Gautier 
129c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
130c0ea3b1bSEtienne Carriere {
131111a384cSYann Gautier #if STM32MP13
132111a384cSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I);
133111a384cSYann Gautier #endif
134111a384cSYann Gautier #if STM32MP15
135c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
136c0ea3b1bSEtienne Carriere 		return GPIOZ_BASE;
137c0ea3b1bSEtienne Carriere 	}
138c0ea3b1bSEtienne Carriere 
139c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
140111a384cSYann Gautier #endif
141c0ea3b1bSEtienne Carriere 
142c0ea3b1bSEtienne Carriere 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
143c0ea3b1bSEtienne Carriere }
144c0ea3b1bSEtienne Carriere 
145c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
146c0ea3b1bSEtienne Carriere {
147111a384cSYann Gautier #if STM32MP13
148111a384cSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I);
149111a384cSYann Gautier #endif
150111a384cSYann Gautier #if STM32MP15
151c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
152c0ea3b1bSEtienne Carriere 		return 0;
153c0ea3b1bSEtienne Carriere 	}
154c0ea3b1bSEtienne Carriere 
155c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
156111a384cSYann Gautier #endif
157c0ea3b1bSEtienne Carriere 
158c0ea3b1bSEtienne Carriere 	return bank * GPIO_BANK_OFFSET;
159c0ea3b1bSEtienne Carriere }
160c0ea3b1bSEtienne Carriere 
161737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank)
162737ad29bSYann Gautier {
163111a384cSYann Gautier #if STM32MP13
164111a384cSYann Gautier 	return true;
165111a384cSYann Gautier #endif
166111a384cSYann Gautier #if STM32MP15
167737ad29bSYann Gautier 	if (bank == GPIO_BANK_Z) {
168737ad29bSYann Gautier 		return true;
169737ad29bSYann Gautier 	}
170737ad29bSYann Gautier 
171737ad29bSYann Gautier 	return false;
172111a384cSYann Gautier #endif
173737ad29bSYann Gautier }
174737ad29bSYann Gautier 
1758f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
1768f282daeSYann Gautier {
177111a384cSYann Gautier #if STM32MP13
178111a384cSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I);
179111a384cSYann Gautier #endif
180111a384cSYann Gautier #if STM32MP15
1818f282daeSYann Gautier 	if (bank == GPIO_BANK_Z) {
1828f282daeSYann Gautier 		return GPIOZ;
1838f282daeSYann Gautier 	}
1848f282daeSYann Gautier 
1858f282daeSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
186111a384cSYann Gautier #endif
1878f282daeSYann Gautier 
1888f282daeSYann Gautier 	return GPIOA + (bank - GPIO_BANK_A);
1898f282daeSYann Gautier }
19073680c23SYann Gautier 
191ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank)
192ccc199edSEtienne Carriere {
193ccc199edSEtienne Carriere 	switch (bank) {
194ccc199edSEtienne Carriere 	case GPIO_BANK_A:
195ccc199edSEtienne Carriere 	case GPIO_BANK_B:
196ccc199edSEtienne Carriere 	case GPIO_BANK_C:
197ccc199edSEtienne Carriere 	case GPIO_BANK_D:
198ccc199edSEtienne Carriere 	case GPIO_BANK_E:
199ccc199edSEtienne Carriere 	case GPIO_BANK_F:
200ccc199edSEtienne Carriere 	case GPIO_BANK_G:
201ccc199edSEtienne Carriere 	case GPIO_BANK_H:
202ccc199edSEtienne Carriere 	case GPIO_BANK_I:
203111a384cSYann Gautier #if STM32MP15
204ccc199edSEtienne Carriere 	case GPIO_BANK_J:
205ccc199edSEtienne Carriere 	case GPIO_BANK_K:
206111a384cSYann Gautier #endif
207ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller");
208111a384cSYann Gautier #if STM32MP15
209ccc199edSEtienne Carriere 	case GPIO_BANK_Z:
210ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller-z");
211111a384cSYann Gautier #endif
212ccc199edSEtienne Carriere 	default:
213ccc199edSEtienne Carriere 		panic();
214ccc199edSEtienne Carriere 	}
215ccc199edSEtienne Carriere }
216ccc199edSEtienne Carriere 
217acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
2189083fa11SPatrick Delaunay /*
2199083fa11SPatrick Delaunay  * UART Management
2209083fa11SPatrick Delaunay  */
2219083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = {
2229083fa11SPatrick Delaunay 	USART1_BASE,
2239083fa11SPatrick Delaunay 	USART2_BASE,
2249083fa11SPatrick Delaunay 	USART3_BASE,
2259083fa11SPatrick Delaunay 	UART4_BASE,
2269083fa11SPatrick Delaunay 	UART5_BASE,
2279083fa11SPatrick Delaunay 	USART6_BASE,
2289083fa11SPatrick Delaunay 	UART7_BASE,
2299083fa11SPatrick Delaunay 	UART8_BASE,
2309083fa11SPatrick Delaunay };
2319083fa11SPatrick Delaunay 
2329083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb)
2339083fa11SPatrick Delaunay {
2349083fa11SPatrick Delaunay 	if ((instance_nb == 0U) ||
2359083fa11SPatrick Delaunay 	    (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) {
2369083fa11SPatrick Delaunay 		return 0U;
2379083fa11SPatrick Delaunay 	}
2389083fa11SPatrick Delaunay 
2399083fa11SPatrick Delaunay 	return stm32mp1_uart_addresses[instance_nb - 1U];
2409083fa11SPatrick Delaunay }
2419083fa11SPatrick Delaunay #endif
2429083fa11SPatrick Delaunay 
243d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER
244d7176f03SYann Gautier struct gpio_bank_pin_list {
245d7176f03SYann Gautier 	uint32_t bank;
246d7176f03SYann Gautier 	uint32_t pin;
247d7176f03SYann Gautier };
248d7176f03SYann Gautier 
249d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = {
250d7176f03SYann Gautier 	{	/* USART2_RX: GPIOA3 */
251d7176f03SYann Gautier 		.bank = 0U,
252d7176f03SYann Gautier 		.pin = 3U,
253d7176f03SYann Gautier 	},
254d7176f03SYann Gautier 	{	/* USART3_RX: GPIOB12 */
255d7176f03SYann Gautier 		.bank = 1U,
256d7176f03SYann Gautier 		.pin = 12U,
257d7176f03SYann Gautier 	},
258d7176f03SYann Gautier 	{	/* UART4_RX: GPIOB2 */
259d7176f03SYann Gautier 		.bank = 1U,
260d7176f03SYann Gautier 		.pin = 2U,
261d7176f03SYann Gautier 	},
262d7176f03SYann Gautier 	{	/* UART5_RX: GPIOB4 */
263d7176f03SYann Gautier 		.bank = 1U,
264d7176f03SYann Gautier 		.pin = 5U,
265d7176f03SYann Gautier 	},
266d7176f03SYann Gautier 	{	/* USART6_RX: GPIOC7 */
267d7176f03SYann Gautier 		.bank = 2U,
268d7176f03SYann Gautier 		.pin = 7U,
269d7176f03SYann Gautier 	},
270d7176f03SYann Gautier 	{	/* UART7_RX: GPIOF6 */
271d7176f03SYann Gautier 		.bank = 5U,
272d7176f03SYann Gautier 		.pin = 6U,
273d7176f03SYann Gautier 	},
274d7176f03SYann Gautier 	{	/* UART8_RX: GPIOE0 */
275d7176f03SYann Gautier 		.bank = 4U,
276d7176f03SYann Gautier 		.pin = 0U,
277d7176f03SYann Gautier 	},
278d7176f03SYann Gautier };
279d7176f03SYann Gautier 
280d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void)
281d7176f03SYann Gautier {
282d7176f03SYann Gautier 	size_t i;
283d7176f03SYann Gautier 
284d7176f03SYann Gautier 	for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) {
285d7176f03SYann Gautier 		set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin);
286d7176f03SYann Gautier 	}
287d7176f03SYann Gautier }
288d7176f03SYann Gautier #endif
289d7176f03SYann Gautier 
29092661e01SYann Gautier uint32_t stm32mp_get_chip_version(void)
291dec286ddSYann Gautier {
2926512c3a6SYann Gautier #if STM32MP13
2936512c3a6SYann Gautier 	return stm32mp1_syscfg_get_chip_version();
2946512c3a6SYann Gautier #endif
2956512c3a6SYann Gautier #if STM32MP15
29692661e01SYann Gautier 	uint32_t version = 0U;
29792661e01SYann Gautier 
29892661e01SYann Gautier 	if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) {
29992661e01SYann Gautier 		INFO("Cannot get CPU version, debug disabled\n");
30092661e01SYann Gautier 		return 0U;
30192661e01SYann Gautier 	}
30292661e01SYann Gautier 
30392661e01SYann Gautier 	return version;
3046512c3a6SYann Gautier #endif
30592661e01SYann Gautier }
30692661e01SYann Gautier 
30792661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void)
30892661e01SYann Gautier {
3096512c3a6SYann Gautier #if STM32MP13
3106512c3a6SYann Gautier 	return stm32mp1_syscfg_get_chip_dev_id();
3116512c3a6SYann Gautier #endif
3126512c3a6SYann Gautier #if STM32MP15
313dec286ddSYann Gautier 	uint32_t dev_id;
314dec286ddSYann Gautier 
315dec286ddSYann Gautier 	if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) {
31692661e01SYann Gautier 		INFO("Use default chip ID, debug disabled\n");
31792661e01SYann Gautier 		dev_id = STM32MP1_CHIP_ID;
31892661e01SYann Gautier 	}
31992661e01SYann Gautier 
32092661e01SYann Gautier 	return dev_id;
3216512c3a6SYann Gautier #endif
32292661e01SYann Gautier }
32392661e01SYann Gautier 
32492661e01SYann Gautier static uint32_t get_part_number(void)
32592661e01SYann Gautier {
32692661e01SYann Gautier 	static uint32_t part_number;
32792661e01SYann Gautier 
32892661e01SYann Gautier 	if (part_number != 0U) {
32992661e01SYann Gautier 		return part_number;
330dec286ddSYann Gautier 	}
331dec286ddSYann Gautier 
332ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) {
33392661e01SYann Gautier 		panic();
334dec286ddSYann Gautier 	}
335dec286ddSYann Gautier 
336dec286ddSYann Gautier 	part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >>
337dec286ddSYann Gautier 		PART_NUMBER_OTP_PART_SHIFT;
338dec286ddSYann Gautier 
33992661e01SYann Gautier 	part_number |= stm32mp_get_chip_dev_id() << 16;
340dec286ddSYann Gautier 
34192661e01SYann Gautier 	return part_number;
342dec286ddSYann Gautier }
343dec286ddSYann Gautier 
34430eea116SYann Gautier #if STM32MP15
34592661e01SYann Gautier static uint32_t get_cpu_package(void)
346dec286ddSYann Gautier {
347dec286ddSYann Gautier 	uint32_t package;
348dec286ddSYann Gautier 
349ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) {
35092661e01SYann Gautier 		panic();
351dec286ddSYann Gautier 	}
352dec286ddSYann Gautier 
35392661e01SYann Gautier 	package = (package & PACKAGE_OTP_PKG_MASK) >>
354dec286ddSYann Gautier 		PACKAGE_OTP_PKG_SHIFT;
355dec286ddSYann Gautier 
35692661e01SYann Gautier 	return package;
357dec286ddSYann Gautier }
35830eea116SYann Gautier #endif
359dec286ddSYann Gautier 
36092661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE])
361dec286ddSYann Gautier {
36292661e01SYann Gautier 	char *cpu_s, *cpu_r, *pkg;
363dec286ddSYann Gautier 
364dec286ddSYann Gautier 	/* MPUs Part Numbers */
36592661e01SYann Gautier 	switch (get_part_number()) {
36630eea116SYann Gautier #if STM32MP13
36730eea116SYann Gautier 	case STM32MP135F_PART_NB:
36830eea116SYann Gautier 		cpu_s = "135F";
36930eea116SYann Gautier 		break;
37030eea116SYann Gautier 	case STM32MP135D_PART_NB:
37130eea116SYann Gautier 		cpu_s = "135D";
37230eea116SYann Gautier 		break;
37330eea116SYann Gautier 	case STM32MP135C_PART_NB:
37430eea116SYann Gautier 		cpu_s = "135C";
37530eea116SYann Gautier 		break;
37630eea116SYann Gautier 	case STM32MP135A_PART_NB:
37730eea116SYann Gautier 		cpu_s = "135A";
37830eea116SYann Gautier 		break;
37930eea116SYann Gautier 	case STM32MP133F_PART_NB:
38030eea116SYann Gautier 		cpu_s = "133F";
38130eea116SYann Gautier 		break;
38230eea116SYann Gautier 	case STM32MP133D_PART_NB:
38330eea116SYann Gautier 		cpu_s = "133D";
38430eea116SYann Gautier 		break;
38530eea116SYann Gautier 	case STM32MP133C_PART_NB:
38630eea116SYann Gautier 		cpu_s = "133C";
38730eea116SYann Gautier 		break;
38830eea116SYann Gautier 	case STM32MP133A_PART_NB:
38930eea116SYann Gautier 		cpu_s = "133A";
39030eea116SYann Gautier 		break;
39130eea116SYann Gautier 	case STM32MP131F_PART_NB:
39230eea116SYann Gautier 		cpu_s = "131F";
39330eea116SYann Gautier 		break;
39430eea116SYann Gautier 	case STM32MP131D_PART_NB:
39530eea116SYann Gautier 		cpu_s = "131D";
39630eea116SYann Gautier 		break;
39730eea116SYann Gautier 	case STM32MP131C_PART_NB:
39830eea116SYann Gautier 		cpu_s = "131C";
39930eea116SYann Gautier 		break;
40030eea116SYann Gautier 	case STM32MP131A_PART_NB:
40130eea116SYann Gautier 		cpu_s = "131A";
40230eea116SYann Gautier 		break;
40330eea116SYann Gautier #endif
40430eea116SYann Gautier #if STM32MP15
405dec286ddSYann Gautier 	case STM32MP157C_PART_NB:
406dec286ddSYann Gautier 		cpu_s = "157C";
407dec286ddSYann Gautier 		break;
408dec286ddSYann Gautier 	case STM32MP157A_PART_NB:
409dec286ddSYann Gautier 		cpu_s = "157A";
410dec286ddSYann Gautier 		break;
411dec286ddSYann Gautier 	case STM32MP153C_PART_NB:
412dec286ddSYann Gautier 		cpu_s = "153C";
413dec286ddSYann Gautier 		break;
414dec286ddSYann Gautier 	case STM32MP153A_PART_NB:
415dec286ddSYann Gautier 		cpu_s = "153A";
416dec286ddSYann Gautier 		break;
417dec286ddSYann Gautier 	case STM32MP151C_PART_NB:
418dec286ddSYann Gautier 		cpu_s = "151C";
419dec286ddSYann Gautier 		break;
420dec286ddSYann Gautier 	case STM32MP151A_PART_NB:
421dec286ddSYann Gautier 		cpu_s = "151A";
422dec286ddSYann Gautier 		break;
4238ccf4954SLionel Debieve 	case STM32MP157F_PART_NB:
4248ccf4954SLionel Debieve 		cpu_s = "157F";
4258ccf4954SLionel Debieve 		break;
4268ccf4954SLionel Debieve 	case STM32MP157D_PART_NB:
4278ccf4954SLionel Debieve 		cpu_s = "157D";
4288ccf4954SLionel Debieve 		break;
4298ccf4954SLionel Debieve 	case STM32MP153F_PART_NB:
4308ccf4954SLionel Debieve 		cpu_s = "153F";
4318ccf4954SLionel Debieve 		break;
4328ccf4954SLionel Debieve 	case STM32MP153D_PART_NB:
4338ccf4954SLionel Debieve 		cpu_s = "153D";
4348ccf4954SLionel Debieve 		break;
4358ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
4368ccf4954SLionel Debieve 		cpu_s = "151F";
4378ccf4954SLionel Debieve 		break;
4388ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
4398ccf4954SLionel Debieve 		cpu_s = "151D";
4408ccf4954SLionel Debieve 		break;
44130eea116SYann Gautier #endif
442dec286ddSYann Gautier 	default:
443dec286ddSYann Gautier 		cpu_s = "????";
444dec286ddSYann Gautier 		break;
445dec286ddSYann Gautier 	}
446dec286ddSYann Gautier 
447dec286ddSYann Gautier 	/* Package */
44830eea116SYann Gautier #if STM32MP13
44930eea116SYann Gautier 	/* On STM32MP13, package is not present in OTP */
45030eea116SYann Gautier 	pkg = "";
45130eea116SYann Gautier #endif
45230eea116SYann Gautier #if STM32MP15
45392661e01SYann Gautier 	switch (get_cpu_package()) {
454dec286ddSYann Gautier 	case PKG_AA_LFBGA448:
455dec286ddSYann Gautier 		pkg = "AA";
456dec286ddSYann Gautier 		break;
457dec286ddSYann Gautier 	case PKG_AB_LFBGA354:
458dec286ddSYann Gautier 		pkg = "AB";
459dec286ddSYann Gautier 		break;
460dec286ddSYann Gautier 	case PKG_AC_TFBGA361:
461dec286ddSYann Gautier 		pkg = "AC";
462dec286ddSYann Gautier 		break;
463dec286ddSYann Gautier 	case PKG_AD_TFBGA257:
464dec286ddSYann Gautier 		pkg = "AD";
465dec286ddSYann Gautier 		break;
466dec286ddSYann Gautier 	default:
467dec286ddSYann Gautier 		pkg = "??";
468dec286ddSYann Gautier 		break;
469dec286ddSYann Gautier 	}
47030eea116SYann Gautier #endif
471dec286ddSYann Gautier 
472dec286ddSYann Gautier 	/* REVISION */
47392661e01SYann Gautier 	switch (stm32mp_get_chip_version()) {
474dec286ddSYann Gautier 	case STM32MP1_REV_B:
475dec286ddSYann Gautier 		cpu_r = "B";
476dec286ddSYann Gautier 		break;
477ffb3f277SLionel Debieve 	case STM32MP1_REV_Z:
478ffb3f277SLionel Debieve 		cpu_r = "Z";
479ffb3f277SLionel Debieve 		break;
480dec286ddSYann Gautier 	default:
481dec286ddSYann Gautier 		cpu_r = "?";
482dec286ddSYann Gautier 		break;
483dec286ddSYann Gautier 	}
484dec286ddSYann Gautier 
48592661e01SYann Gautier 	snprintf(name, STM32_SOC_NAME_SIZE,
48692661e01SYann Gautier 		 "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r);
48792661e01SYann Gautier }
48892661e01SYann Gautier 
48992661e01SYann Gautier void stm32mp_print_cpuinfo(void)
49092661e01SYann Gautier {
49192661e01SYann Gautier 	char name[STM32_SOC_NAME_SIZE];
49292661e01SYann Gautier 
49392661e01SYann Gautier 	stm32mp_get_soc_name(name);
49492661e01SYann Gautier 	NOTICE("CPU: %s\n", name);
495dec286ddSYann Gautier }
496dec286ddSYann Gautier 
49710e7a9e9SYann Gautier void stm32mp_print_boardinfo(void)
49810e7a9e9SYann Gautier {
499ae3ce8b2SLionel Debieve 	uint32_t board_id = 0;
50010e7a9e9SYann Gautier 
501ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) {
50210e7a9e9SYann Gautier 		return;
50310e7a9e9SYann Gautier 	}
50410e7a9e9SYann Gautier 
50510e7a9e9SYann Gautier 	if (board_id != 0U) {
50610e7a9e9SYann Gautier 		char rev[2];
50710e7a9e9SYann Gautier 
50810e7a9e9SYann Gautier 		rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
50910e7a9e9SYann Gautier 		rev[1] = '\0';
510ab049ec0SYann Gautier 		NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n",
51110e7a9e9SYann Gautier 		       BOARD_ID2NB(board_id),
512f964f5c3SPatrick Delaunay 		       BOARD_ID2VARCPN(board_id),
513f964f5c3SPatrick Delaunay 		       BOARD_ID2VARFG(board_id),
51410e7a9e9SYann Gautier 		       rev,
51510e7a9e9SYann Gautier 		       BOARD_ID2BOM(board_id));
51610e7a9e9SYann Gautier 	}
51710e7a9e9SYann Gautier }
51810e7a9e9SYann Gautier 
519b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */
520b2182cdeSYann Gautier bool stm32mp_is_single_core(void)
521b2182cdeSYann Gautier {
5227b48a9f3SYann Gautier #if STM32MP13
5237b48a9f3SYann Gautier 	return true;
5247b48a9f3SYann Gautier #endif
5257b48a9f3SYann Gautier #if STM32MP15
526f7130e81SYann Gautier 	bool single_core = false;
527f7130e81SYann Gautier 
52892661e01SYann Gautier 	switch (get_part_number()) {
529b2182cdeSYann Gautier 	case STM32MP151A_PART_NB:
530b2182cdeSYann Gautier 	case STM32MP151C_PART_NB:
5318ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
5328ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
533f7130e81SYann Gautier 		single_core = true;
534f7130e81SYann Gautier 		break;
535b2182cdeSYann Gautier 	default:
536f7130e81SYann Gautier 		break;
537b2182cdeSYann Gautier 	}
538f7130e81SYann Gautier 
539f7130e81SYann Gautier 	return single_core;
5407b48a9f3SYann Gautier #endif
541b2182cdeSYann Gautier }
542b2182cdeSYann Gautier 
543f700423cSLionel Debieve /* Return true when device is in closed state */
544f700423cSLionel Debieve bool stm32mp_is_closed_device(void)
545f700423cSLionel Debieve {
546f700423cSLionel Debieve 	uint32_t value;
547f700423cSLionel Debieve 
548ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(CFG0_OTP, &value) != 0) {
549f700423cSLionel Debieve 		return true;
550f700423cSLionel Debieve 	}
551f700423cSLionel Debieve 
552*1c37d0c1SNicolas Le Bayon #if STM32MP13
553*1c37d0c1SNicolas Le Bayon 	value = (value & CFG0_OTP_MODE_MASK) >> CFG0_OTP_MODE_SHIFT;
554*1c37d0c1SNicolas Le Bayon 
555*1c37d0c1SNicolas Le Bayon 	switch (value) {
556*1c37d0c1SNicolas Le Bayon 	case CFG0_OPEN_DEVICE:
557*1c37d0c1SNicolas Le Bayon 		return false;
558*1c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE:
559*1c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN:
560*1c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE_NO_JTAG:
561*1c37d0c1SNicolas Le Bayon 		return true;
562*1c37d0c1SNicolas Le Bayon 	default:
563*1c37d0c1SNicolas Le Bayon 		panic();
564*1c37d0c1SNicolas Le Bayon 	}
565*1c37d0c1SNicolas Le Bayon #endif
566*1c37d0c1SNicolas Le Bayon #if STM32MP15
567ae3ce8b2SLionel Debieve 	return (value & CFG0_CLOSED_DEVICE) == CFG0_CLOSED_DEVICE;
568*1c37d0c1SNicolas Le Bayon #endif
569f700423cSLionel Debieve }
570f700423cSLionel Debieve 
57149abdfd8SLionel Debieve /* Return true when device supports secure boot */
57249abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void)
57349abdfd8SLionel Debieve {
57449abdfd8SLionel Debieve 	bool supported = false;
57549abdfd8SLionel Debieve 
57649abdfd8SLionel Debieve 	switch (get_part_number()) {
57730eea116SYann Gautier #if STM32MP13
57830eea116SYann Gautier 	case STM32MP131C_PART_NB:
57930eea116SYann Gautier 	case STM32MP131F_PART_NB:
58030eea116SYann Gautier 	case STM32MP133C_PART_NB:
58130eea116SYann Gautier 	case STM32MP133F_PART_NB:
58230eea116SYann Gautier 	case STM32MP135C_PART_NB:
58330eea116SYann Gautier 	case STM32MP135F_PART_NB:
58430eea116SYann Gautier #endif
58530eea116SYann Gautier #if STM32MP15
58649abdfd8SLionel Debieve 	case STM32MP151C_PART_NB:
58749abdfd8SLionel Debieve 	case STM32MP151F_PART_NB:
58849abdfd8SLionel Debieve 	case STM32MP153C_PART_NB:
58949abdfd8SLionel Debieve 	case STM32MP153F_PART_NB:
59049abdfd8SLionel Debieve 	case STM32MP157C_PART_NB:
59149abdfd8SLionel Debieve 	case STM32MP157F_PART_NB:
59230eea116SYann Gautier #endif
59349abdfd8SLionel Debieve 		supported = true;
59449abdfd8SLionel Debieve 		break;
59549abdfd8SLionel Debieve 	default:
59649abdfd8SLionel Debieve 		break;
59749abdfd8SLionel Debieve 	}
59849abdfd8SLionel Debieve 
59949abdfd8SLionel Debieve 	return supported;
60049abdfd8SLionel Debieve }
60149abdfd8SLionel Debieve 
60273680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base)
60373680c23SYann Gautier {
60473680c23SYann Gautier 	switch (base) {
60573680c23SYann Gautier 	case IWDG1_BASE:
60673680c23SYann Gautier 		return IWDG1_INST;
60773680c23SYann Gautier 	case IWDG2_BASE:
60873680c23SYann Gautier 		return IWDG2_INST;
60973680c23SYann Gautier 	default:
61073680c23SYann Gautier 		panic();
61173680c23SYann Gautier 	}
61273680c23SYann Gautier }
61373680c23SYann Gautier 
61473680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst)
61573680c23SYann Gautier {
61673680c23SYann Gautier 	uint32_t iwdg_cfg = 0U;
61773680c23SYann Gautier 	uint32_t otp_value;
61873680c23SYann Gautier 
619ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) {
62073680c23SYann Gautier 		panic();
62173680c23SYann Gautier 	}
62273680c23SYann Gautier 
62373680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) {
62473680c23SYann Gautier 		iwdg_cfg |= IWDG_HW_ENABLED;
62573680c23SYann Gautier 	}
62673680c23SYann Gautier 
62773680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) {
62873680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STOP;
62973680c23SYann Gautier 	}
63073680c23SYann Gautier 
63173680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) {
63273680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STANDBY;
63373680c23SYann Gautier 	}
63473680c23SYann Gautier 
63573680c23SYann Gautier 	return iwdg_cfg;
63673680c23SYann Gautier }
63773680c23SYann Gautier 
63873680c23SYann Gautier #if defined(IMAGE_BL2)
63973680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags)
64073680c23SYann Gautier {
641ae3ce8b2SLionel Debieve 	uint32_t otp_value;
64273680c23SYann Gautier 	uint32_t otp;
64373680c23SYann Gautier 	uint32_t result;
64473680c23SYann Gautier 
645ae3ce8b2SLionel Debieve 	if (stm32_get_otp_index(HW2_OTP, &otp, NULL) != 0) {
64673680c23SYann Gautier 		panic();
64773680c23SYann Gautier 	}
64873680c23SYann Gautier 
649ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) {
650ae3ce8b2SLionel Debieve 		panic();
65173680c23SYann Gautier 	}
65273680c23SYann Gautier 
653ae3ce8b2SLionel Debieve 	if ((flags & IWDG_DISABLE_ON_STOP) != 0) {
654ae3ce8b2SLionel Debieve 		otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS);
65573680c23SYann Gautier 	}
65673680c23SYann Gautier 
657ae3ce8b2SLionel Debieve 	if ((flags & IWDG_DISABLE_ON_STANDBY) != 0) {
658ae3ce8b2SLionel Debieve 		otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS);
659ae3ce8b2SLionel Debieve 	}
660ae3ce8b2SLionel Debieve 
661ae3ce8b2SLionel Debieve 	result = bsec_write_otp(otp_value, otp);
66273680c23SYann Gautier 	if (result != BSEC_OK) {
66373680c23SYann Gautier 		return result;
66473680c23SYann Gautier 	}
66573680c23SYann Gautier 
66673680c23SYann Gautier 	/* Sticky lock OTP_IWDG (read and write) */
667ae3ce8b2SLionel Debieve 	if ((bsec_set_sr_lock(otp) != BSEC_OK) ||
668ae3ce8b2SLionel Debieve 	    (bsec_set_sw_lock(otp) != BSEC_OK)) {
66973680c23SYann Gautier 		return BSEC_LOCK_FAIL;
67073680c23SYann Gautier 	}
67173680c23SYann Gautier 
67273680c23SYann Gautier 	return BSEC_OK;
67373680c23SYann Gautier }
67473680c23SYann Gautier #endif
675e6cc3ccfSYann Gautier 
6764584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE
677e6cc3ccfSYann Gautier /* Get the non-secure DDR size */
678e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void)
679e6cc3ccfSYann Gautier {
680e6cc3ccfSYann Gautier 	static uint32_t ddr_ns_size;
681e6cc3ccfSYann Gautier 	uint32_t ddr_size;
682e6cc3ccfSYann Gautier 
683e6cc3ccfSYann Gautier 	if (ddr_ns_size != 0U) {
684e6cc3ccfSYann Gautier 		return ddr_ns_size;
685e6cc3ccfSYann Gautier 	}
686e6cc3ccfSYann Gautier 
687e6cc3ccfSYann Gautier 	ddr_size = dt_get_ddr_size();
688e6cc3ccfSYann Gautier 	if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) ||
689e6cc3ccfSYann Gautier 	    (ddr_size > STM32MP_DDR_MAX_SIZE)) {
690e6cc3ccfSYann Gautier 		panic();
691e6cc3ccfSYann Gautier 	}
692e6cc3ccfSYann Gautier 
693e6cc3ccfSYann Gautier 	ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE);
694e6cc3ccfSYann Gautier 
695e6cc3ccfSYann Gautier 	return ddr_ns_size;
696e6cc3ccfSYann Gautier }
6974584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */
6984dc77a35SYann Gautier 
6994dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance)
7004dc77a35SYann Gautier {
701c870188dSNicolas Toromanoff 	uintptr_t bkpr_itf_idx = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID);
7024dc77a35SYann Gautier 
70333667d29SYann Gautier 	clk_enable(RTCAPB);
7044dc77a35SYann Gautier 
7054dc77a35SYann Gautier 	mmio_clrsetbits_32(bkpr_itf_idx,
7064dc77a35SYann Gautier 			   TAMP_BOOT_MODE_ITF_MASK,
7074dc77a35SYann Gautier 			   ((interface << 4) | (instance & 0xFU)) <<
7084dc77a35SYann Gautier 			   TAMP_BOOT_MODE_ITF_SHIFT);
7094dc77a35SYann Gautier 
71033667d29SYann Gautier 	clk_disable(RTCAPB);
7114dc77a35SYann Gautier }
712a6bfa75cSYann Gautier 
713a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance)
714a6bfa75cSYann Gautier {
715a6bfa75cSYann Gautier 	static uint32_t itf;
716a6bfa75cSYann Gautier 
717a6bfa75cSYann Gautier 	if (itf == 0U) {
718c870188dSNicolas Toromanoff 		uintptr_t bkpr = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID);
719a6bfa75cSYann Gautier 
72033667d29SYann Gautier 		clk_enable(RTCAPB);
721a6bfa75cSYann Gautier 
722a6bfa75cSYann Gautier 		itf = (mmio_read_32(bkpr) & TAMP_BOOT_MODE_ITF_MASK) >>
723a6bfa75cSYann Gautier 			TAMP_BOOT_MODE_ITF_SHIFT;
724a6bfa75cSYann Gautier 
72533667d29SYann Gautier 		clk_disable(RTCAPB);
726a6bfa75cSYann Gautier 	}
727a6bfa75cSYann Gautier 
728a6bfa75cSYann Gautier 	*interface = itf >> 4;
729a6bfa75cSYann Gautier 	*instance = itf & 0xFU;
730a6bfa75cSYann Gautier }
731ba02add9SSughosh Ganu 
732ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT
733ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void)
734ba02add9SSughosh Ganu {
735ba02add9SSughosh Ganu 	clk_enable(RTCAPB);
736ba02add9SSughosh Ganu 	mmio_write_32(tamp_bkpr(TAMP_BOOT_COUNTER_REG_ID),
737ba02add9SSughosh Ganu 		      plat_fwu_get_boot_idx());
738ba02add9SSughosh Ganu 	clk_disable(RTCAPB);
739ba02add9SSughosh Ganu }
740ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */
741