xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_pm.c (revision dcb31ff79096fc88b45df8068e5de83b93f833ed)
1964dfee1SYann Gautier /*
2c870188dSNicolas Toromanoff  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
3964dfee1SYann Gautier  *
4964dfee1SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5964dfee1SYann Gautier  */
6964dfee1SYann Gautier 
7964dfee1SYann Gautier #include <assert.h>
8964dfee1SYann Gautier #include <errno.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1198641993SEtienne Carriere #include <bl32/sp_min/platform_sp_min.h>
1209d40e0eSAntonio Nino Diaz #include <common/debug.h>
1309d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1409d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h>
1533667d29SYann Gautier #include <drivers/clk.h>
1609d40e0eSAntonio Nino Diaz #include <dt-bindings/clock/stm32mp1-clks.h>
1709d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1809d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
1909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2009d40e0eSAntonio Nino Diaz 
21c870188dSNicolas Toromanoff #include <platform_def.h>
22c870188dSNicolas Toromanoff 
2359a1cdf1SYann Gautier static uintptr_t stm32_sec_entrypoint;
24964dfee1SYann Gautier static uint32_t cntfrq_core0;
25964dfee1SYann Gautier 
26964dfee1SYann Gautier /*******************************************************************************
27964dfee1SYann Gautier  * STM32MP1 handler called when a CPU is about to enter standby.
28964dfee1SYann Gautier  * call by core 1 to enter in wfi
29964dfee1SYann Gautier  ******************************************************************************/
30964dfee1SYann Gautier static void stm32_cpu_standby(plat_local_state_t cpu_state)
31964dfee1SYann Gautier {
32964dfee1SYann Gautier 	uint32_t interrupt = GIC_SPURIOUS_INTERRUPT;
33964dfee1SYann Gautier 
34964dfee1SYann Gautier 	assert(cpu_state == ARM_LOCAL_STATE_RET);
35964dfee1SYann Gautier 
36964dfee1SYann Gautier 	/*
37964dfee1SYann Gautier 	 * Enter standby state
38964dfee1SYann Gautier 	 * dsb is good practice before using wfi to enter low power states
39964dfee1SYann Gautier 	 */
4059a1cdf1SYann Gautier 	isb();
41964dfee1SYann Gautier 	dsb();
42964dfee1SYann Gautier 	while (interrupt == GIC_SPURIOUS_INTERRUPT) {
43964dfee1SYann Gautier 		wfi();
44964dfee1SYann Gautier 
45964dfee1SYann Gautier 		/* Acknoledge IT */
46964dfee1SYann Gautier 		interrupt = gicv2_acknowledge_interrupt();
47964dfee1SYann Gautier 		/* If Interrupt == 1022 it will be acknowledged by non secure */
48964dfee1SYann Gautier 		if ((interrupt != PENDING_G1_INTID) &&
49964dfee1SYann Gautier 		    (interrupt != GIC_SPURIOUS_INTERRUPT)) {
50964dfee1SYann Gautier 			gicv2_end_of_interrupt(interrupt);
51964dfee1SYann Gautier 		}
52964dfee1SYann Gautier 	}
53964dfee1SYann Gautier }
54964dfee1SYann Gautier 
55964dfee1SYann Gautier /*******************************************************************************
56964dfee1SYann Gautier  * STM32MP1 handler called when a power domain is about to be turned on. The
57964dfee1SYann Gautier  * mpidr determines the CPU to be turned on.
58964dfee1SYann Gautier  * call by core 0 to activate core 1
59964dfee1SYann Gautier  ******************************************************************************/
60964dfee1SYann Gautier static int stm32_pwr_domain_on(u_register_t mpidr)
61964dfee1SYann Gautier {
62964dfee1SYann Gautier 	unsigned long current_cpu_mpidr = read_mpidr_el1();
63c870188dSNicolas Toromanoff 	uintptr_t bkpr_core1_addr =
64964dfee1SYann Gautier 		tamp_bkpr(BOOT_API_CORE1_BRANCH_ADDRESS_TAMP_BCK_REG_IDX);
65c870188dSNicolas Toromanoff 	uintptr_t bkpr_core1_magic =
66964dfee1SYann Gautier 		tamp_bkpr(BOOT_API_CORE1_MAGIC_NUMBER_TAMP_BCK_REG_IDX);
67964dfee1SYann Gautier 
68964dfee1SYann Gautier 	if (mpidr == current_cpu_mpidr) {
69964dfee1SYann Gautier 		return PSCI_E_INVALID_PARAMS;
70964dfee1SYann Gautier 	}
71964dfee1SYann Gautier 
7298641993SEtienne Carriere 	/* Only one valid entry point */
7398641993SEtienne Carriere 	if (stm32_sec_entrypoint != (uintptr_t)&sp_min_warm_entrypoint) {
74964dfee1SYann Gautier 		return PSCI_E_INVALID_ADDRESS;
75964dfee1SYann Gautier 	}
76964dfee1SYann Gautier 
7733667d29SYann Gautier 	clk_enable(RTCAPB);
78964dfee1SYann Gautier 
79964dfee1SYann Gautier 	cntfrq_core0 = read_cntfrq_el0();
80964dfee1SYann Gautier 
81964dfee1SYann Gautier 	/* Write entrypoint in backup RAM register */
82964dfee1SYann Gautier 	mmio_write_32(bkpr_core1_addr, stm32_sec_entrypoint);
83964dfee1SYann Gautier 
84964dfee1SYann Gautier 	/* Write magic number in backup register */
85964dfee1SYann Gautier 	mmio_write_32(bkpr_core1_magic, BOOT_API_A7_CORE1_MAGIC_NUMBER);
86964dfee1SYann Gautier 
8733667d29SYann Gautier 	clk_disable(RTCAPB);
88964dfee1SYann Gautier 
89964dfee1SYann Gautier 	/* Generate an IT to core 1 */
90*dcb31ff7SFlorian Lugou 	gicv2_raise_sgi(ARM_IRQ_SEC_SGI_0, false, STM32MP_SECONDARY_CPU);
91964dfee1SYann Gautier 
92964dfee1SYann Gautier 	return PSCI_E_SUCCESS;
93964dfee1SYann Gautier }
94964dfee1SYann Gautier 
95964dfee1SYann Gautier /*******************************************************************************
96964dfee1SYann Gautier  * STM32MP1 handler called when a power domain is about to be turned off. The
97964dfee1SYann Gautier  * target_state encodes the power state that each level should transition to.
98964dfee1SYann Gautier  ******************************************************************************/
99964dfee1SYann Gautier static void stm32_pwr_domain_off(const psci_power_state_t *target_state)
100964dfee1SYann Gautier {
101964dfee1SYann Gautier 	/* Nothing to do */
102964dfee1SYann Gautier }
103964dfee1SYann Gautier 
104964dfee1SYann Gautier /*******************************************************************************
105964dfee1SYann Gautier  * STM32MP1 handler called when a power domain is about to be suspended. The
106964dfee1SYann Gautier  * target_state encodes the power state that each level should transition to.
107964dfee1SYann Gautier  ******************************************************************************/
108964dfee1SYann Gautier static void stm32_pwr_domain_suspend(const psci_power_state_t *target_state)
109964dfee1SYann Gautier {
110964dfee1SYann Gautier 	/* Nothing to do, power domain is not disabled */
111964dfee1SYann Gautier }
112964dfee1SYann Gautier 
113964dfee1SYann Gautier /*******************************************************************************
114964dfee1SYann Gautier  * STM32MP1 handler called when a power domain has just been powered on after
115964dfee1SYann Gautier  * being turned off earlier. The target_state encodes the low power state that
116964dfee1SYann Gautier  * each level has woken up from.
117964dfee1SYann Gautier  * call by core 1 just after wake up
118964dfee1SYann Gautier  ******************************************************************************/
119964dfee1SYann Gautier static void stm32_pwr_domain_on_finish(const psci_power_state_t *target_state)
120964dfee1SYann Gautier {
121964dfee1SYann Gautier 	stm32mp1_gic_pcpu_init();
122964dfee1SYann Gautier 
123964dfee1SYann Gautier 	write_cntfrq_el0(cntfrq_core0);
124964dfee1SYann Gautier }
125964dfee1SYann Gautier 
126964dfee1SYann Gautier /*******************************************************************************
127964dfee1SYann Gautier  * STM32MP1 handler called when a power domain has just been powered on after
128964dfee1SYann Gautier  * having been suspended earlier. The target_state encodes the low power state
129964dfee1SYann Gautier  * that each level has woken up from.
130964dfee1SYann Gautier  ******************************************************************************/
131964dfee1SYann Gautier static void stm32_pwr_domain_suspend_finish(const psci_power_state_t
132964dfee1SYann Gautier 					    *target_state)
133964dfee1SYann Gautier {
134964dfee1SYann Gautier 	/* Nothing to do, power domain is not disabled */
135964dfee1SYann Gautier }
136964dfee1SYann Gautier 
137964dfee1SYann Gautier static void __dead2 stm32_pwr_domain_pwr_down_wfi(const psci_power_state_t
138964dfee1SYann Gautier 						  *target_state)
139964dfee1SYann Gautier {
140964dfee1SYann Gautier 	ERROR("stm32mpu1 Power Down WFI: operation not handled.\n");
141964dfee1SYann Gautier 	panic();
142964dfee1SYann Gautier }
143964dfee1SYann Gautier 
144964dfee1SYann Gautier static void __dead2 stm32_system_off(void)
145964dfee1SYann Gautier {
146964dfee1SYann Gautier 	ERROR("stm32mpu1 System Off: operation not handled.\n");
147964dfee1SYann Gautier 	panic();
148964dfee1SYann Gautier }
149964dfee1SYann Gautier 
150964dfee1SYann Gautier static void __dead2 stm32_system_reset(void)
151964dfee1SYann Gautier {
1527ae58c6bSYann Gautier 	mmio_setbits_32(stm32mp_rcc_base() + RCC_MP_GRSTCSETR,
1537ae58c6bSYann Gautier 			RCC_MP_GRSTCSETR_MPSYSRST);
154964dfee1SYann Gautier 
155964dfee1SYann Gautier 	/* Loop in case system reset is not immediately caught */
156964dfee1SYann Gautier 	for ( ; ; ) {
157964dfee1SYann Gautier 		;
158964dfee1SYann Gautier 	}
159964dfee1SYann Gautier }
160964dfee1SYann Gautier 
161964dfee1SYann Gautier static int stm32_validate_power_state(unsigned int power_state,
162964dfee1SYann Gautier 				      psci_power_state_t *req_state)
163964dfee1SYann Gautier {
164964dfee1SYann Gautier 	int pstate = psci_get_pstate_type(power_state);
165964dfee1SYann Gautier 
166964dfee1SYann Gautier 	if (pstate != 0) {
167964dfee1SYann Gautier 		return PSCI_E_INVALID_PARAMS;
168964dfee1SYann Gautier 	}
169964dfee1SYann Gautier 
170964dfee1SYann Gautier 	if (psci_get_pstate_pwrlvl(power_state)) {
171964dfee1SYann Gautier 		return PSCI_E_INVALID_PARAMS;
172964dfee1SYann Gautier 	}
173964dfee1SYann Gautier 
174964dfee1SYann Gautier 	if (psci_get_pstate_id(power_state)) {
175964dfee1SYann Gautier 		return PSCI_E_INVALID_PARAMS;
176964dfee1SYann Gautier 	}
177964dfee1SYann Gautier 
178964dfee1SYann Gautier 	req_state->pwr_domain_state[0] = ARM_LOCAL_STATE_RET;
179964dfee1SYann Gautier 	req_state->pwr_domain_state[1] = ARM_LOCAL_STATE_RUN;
180964dfee1SYann Gautier 
181964dfee1SYann Gautier 	return PSCI_E_SUCCESS;
182964dfee1SYann Gautier }
183964dfee1SYann Gautier 
184964dfee1SYann Gautier static int stm32_validate_ns_entrypoint(uintptr_t entrypoint)
185964dfee1SYann Gautier {
186964dfee1SYann Gautier 	/* The non-secure entry point must be in DDR */
1873f9c9784SYann Gautier 	if (entrypoint < STM32MP_DDR_BASE) {
188964dfee1SYann Gautier 		return PSCI_E_INVALID_ADDRESS;
189964dfee1SYann Gautier 	}
190964dfee1SYann Gautier 
191964dfee1SYann Gautier 	return PSCI_E_SUCCESS;
192964dfee1SYann Gautier }
193964dfee1SYann Gautier 
194964dfee1SYann Gautier static int stm32_node_hw_state(u_register_t target_cpu,
195964dfee1SYann Gautier 			       unsigned int power_level)
196964dfee1SYann Gautier {
197964dfee1SYann Gautier 	/*
198964dfee1SYann Gautier 	 * The format of 'power_level' is implementation-defined, but 0 must
199964dfee1SYann Gautier 	 * mean a CPU. Only allow level 0.
200964dfee1SYann Gautier 	 */
201964dfee1SYann Gautier 	if (power_level != MPIDR_AFFLVL0) {
202964dfee1SYann Gautier 		return PSCI_E_INVALID_PARAMS;
203964dfee1SYann Gautier 	}
204964dfee1SYann Gautier 
205964dfee1SYann Gautier 	/*
206964dfee1SYann Gautier 	 * From psci view the CPU 0 is always ON,
207964dfee1SYann Gautier 	 * CPU 1 can be SUSPEND or RUNNING.
208964dfee1SYann Gautier 	 * Therefore do not manage POWER OFF state and always return HW_ON.
209964dfee1SYann Gautier 	 */
210964dfee1SYann Gautier 
211964dfee1SYann Gautier 	return (int)HW_ON;
212964dfee1SYann Gautier }
213964dfee1SYann Gautier 
214964dfee1SYann Gautier /*******************************************************************************
215964dfee1SYann Gautier  * Export the platform handlers. The ARM Standard platform layer will take care
216964dfee1SYann Gautier  * of registering the handlers with PSCI.
217964dfee1SYann Gautier  ******************************************************************************/
218964dfee1SYann Gautier static const plat_psci_ops_t stm32_psci_ops = {
219964dfee1SYann Gautier 	.cpu_standby = stm32_cpu_standby,
220964dfee1SYann Gautier 	.pwr_domain_on = stm32_pwr_domain_on,
221964dfee1SYann Gautier 	.pwr_domain_off = stm32_pwr_domain_off,
222964dfee1SYann Gautier 	.pwr_domain_suspend = stm32_pwr_domain_suspend,
223964dfee1SYann Gautier 	.pwr_domain_on_finish = stm32_pwr_domain_on_finish,
224964dfee1SYann Gautier 	.pwr_domain_suspend_finish = stm32_pwr_domain_suspend_finish,
225964dfee1SYann Gautier 	.pwr_domain_pwr_down_wfi = stm32_pwr_domain_pwr_down_wfi,
226964dfee1SYann Gautier 	.system_off = stm32_system_off,
227964dfee1SYann Gautier 	.system_reset = stm32_system_reset,
228964dfee1SYann Gautier 	.validate_power_state = stm32_validate_power_state,
229964dfee1SYann Gautier 	.validate_ns_entrypoint = stm32_validate_ns_entrypoint,
230964dfee1SYann Gautier 	.get_node_hw_state = stm32_node_hw_state
231964dfee1SYann Gautier };
232964dfee1SYann Gautier 
233964dfee1SYann Gautier /*******************************************************************************
234964dfee1SYann Gautier  * Export the platform specific power ops.
235964dfee1SYann Gautier  ******************************************************************************/
236964dfee1SYann Gautier int plat_setup_psci_ops(uintptr_t sec_entrypoint,
237964dfee1SYann Gautier 			const plat_psci_ops_t **psci_ops)
238964dfee1SYann Gautier {
239964dfee1SYann Gautier 	stm32_sec_entrypoint = sec_entrypoint;
240964dfee1SYann Gautier 	*psci_ops = &stm32_psci_ops;
241964dfee1SYann Gautier 
242964dfee1SYann Gautier 	return 0;
243964dfee1SYann Gautier }
244