xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_helper.S (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
14353bb20SYann Gautier/*
24353bb20SYann Gautier * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier *
44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier */
64353bb20SYann Gautier
7*09d40e0eSAntonio Nino Diaz#include <platform_def.h>
8*09d40e0eSAntonio Nino Diaz
94353bb20SYann Gautier#include <arch.h>
104353bb20SYann Gautier#include <asm_macros.S>
11*09d40e0eSAntonio Nino Diaz#include <common/bl_common.h>
12*09d40e0eSAntonio Nino Diaz#include <drivers/st/stm32_gpio.h>
13*09d40e0eSAntonio Nino Diaz#include <drivers/st/stm32mp1_rcc.h>
14278c34dfSYann Gautier
15278c34dfSYann Gautier#define GPIO_BANK_G_ADDRESS	0x50008000
16278c34dfSYann Gautier#define GPIO_TX_PORT		11
17278c34dfSYann Gautier#define GPIO_TX_SHIFT		(GPIO_TX_PORT << 1)
18278c34dfSYann Gautier#define GPIO_TX_ALT_SHIFT	((GPIO_TX_PORT - GPIO_ALT_LOWER_LIMIT) << 2)
19278c34dfSYann Gautier#define STM32MP1_HSI_CLK	64000000
204353bb20SYann Gautier
214353bb20SYann Gautier	.globl	platform_mem_init
224353bb20SYann Gautier	.globl	plat_report_exception
234353bb20SYann Gautier	.globl	plat_get_my_entrypoint
244353bb20SYann Gautier	.globl	plat_secondary_cold_boot_setup
254353bb20SYann Gautier	.globl	plat_reset_handler
264353bb20SYann Gautier	.globl	plat_is_my_cpu_primary
274353bb20SYann Gautier	.globl	plat_my_core_pos
28278c34dfSYann Gautier	.globl	plat_crash_console_init
29278c34dfSYann Gautier	.globl	plat_crash_console_flush
30278c34dfSYann Gautier	.globl	plat_crash_console_putc
314353bb20SYann Gautier	.globl	plat_panic_handler
324353bb20SYann Gautier
334353bb20SYann Gautierfunc platform_mem_init
344353bb20SYann Gautier	/* Nothing to do, don't need to init SYSRAM */
354353bb20SYann Gautier	bx	lr
364353bb20SYann Gautierendfunc platform_mem_init
374353bb20SYann Gautier
384353bb20SYann Gautierfunc plat_report_exception
394353bb20SYann Gautier	bx	lr
404353bb20SYann Gautierendfunc plat_report_exception
414353bb20SYann Gautier
424353bb20SYann Gautierfunc plat_reset_handler
434353bb20SYann Gautier	bx	lr
444353bb20SYann Gautierendfunc plat_reset_handler
454353bb20SYann Gautier
464353bb20SYann Gautier	/* ------------------------------------------------------------------
474353bb20SYann Gautier	 * unsigned long plat_get_my_entrypoint (void);
484353bb20SYann Gautier	 *
494353bb20SYann Gautier	 * Main job of this routine is to distinguish between a cold and warm
504353bb20SYann Gautier	 * boot.
514353bb20SYann Gautier	 *
524353bb20SYann Gautier	 * Currently supports only cold boot
534353bb20SYann Gautier	 * ------------------------------------------------------------------
544353bb20SYann Gautier	 */
554353bb20SYann Gautierfunc plat_get_my_entrypoint
564353bb20SYann Gautier	mov	r0, #0
574353bb20SYann Gautier	bx	lr
584353bb20SYann Gautierendfunc plat_get_my_entrypoint
594353bb20SYann Gautier
604353bb20SYann Gautier	/* ---------------------------------------------
614353bb20SYann Gautier	 * void plat_secondary_cold_boot_setup (void);
624353bb20SYann Gautier	 *
634353bb20SYann Gautier	 * Cold-booting secondary CPUs is not supported.
644353bb20SYann Gautier	 * ---------------------------------------------
654353bb20SYann Gautier	 */
664353bb20SYann Gautierfunc plat_secondary_cold_boot_setup
674353bb20SYann Gautier	b	.
684353bb20SYann Gautierendfunc plat_secondary_cold_boot_setup
694353bb20SYann Gautier
704353bb20SYann Gautier	/* -----------------------------------------------------
714353bb20SYann Gautier	 * unsigned int plat_is_my_cpu_primary (void);
724353bb20SYann Gautier	 *
734353bb20SYann Gautier	 * Find out whether the current cpu is the primary cpu.
744353bb20SYann Gautier	 * -----------------------------------------------------
754353bb20SYann Gautier	 */
764353bb20SYann Gautierfunc plat_is_my_cpu_primary
774353bb20SYann Gautier	ldcopr	r0, MPIDR
784353bb20SYann Gautier	ldr	r1, =(MPIDR_CLUSTER_MASK | MPIDR_CPU_MASK)
794353bb20SYann Gautier	and	r0, r1
804353bb20SYann Gautier	cmp	r0, #STM32MP1_PRIMARY_CPU
814353bb20SYann Gautier	moveq	r0, #1
824353bb20SYann Gautier	movne	r0, #0
834353bb20SYann Gautier	bx	lr
844353bb20SYann Gautierendfunc plat_is_my_cpu_primary
854353bb20SYann Gautier
864353bb20SYann Gautier	/* -------------------------------------------
874353bb20SYann Gautier	 *  int plat_stm32mp1_get_core_pos(int mpidr);
884353bb20SYann Gautier	 *
894353bb20SYann Gautier	 *  Return CorePos = (ClusterId * 4) + CoreId
904353bb20SYann Gautier	 * -------------------------------------------
914353bb20SYann Gautier	 */
924353bb20SYann Gautierfunc plat_stm32mp1_get_core_pos
934353bb20SYann Gautier	and	r1, r0, #MPIDR_CPU_MASK
944353bb20SYann Gautier	and	r0, r0, #MPIDR_CLUSTER_MASK
954353bb20SYann Gautier	add	r0, r1, r0, LSR #6
964353bb20SYann Gautier	bx	lr
974353bb20SYann Gautierendfunc plat_stm32mp1_get_core_pos
984353bb20SYann Gautier
994353bb20SYann Gautier	/* ------------------------------------
1004353bb20SYann Gautier	 *  unsigned int plat_my_core_pos(void)
1014353bb20SYann Gautier	 * ------------------------------------
1024353bb20SYann Gautier	 */
1034353bb20SYann Gautierfunc plat_my_core_pos
1044353bb20SYann Gautier	ldcopr	r0, MPIDR
1054353bb20SYann Gautier	b	plat_stm32mp1_get_core_pos
1064353bb20SYann Gautierendfunc plat_my_core_pos
107278c34dfSYann Gautier
108278c34dfSYann Gautier	/* ---------------------------------------------
109278c34dfSYann Gautier	 * int plat_crash_console_init(void)
110278c34dfSYann Gautier	 *
111278c34dfSYann Gautier	 * Initialize the crash console without a C Runtime stack.
112278c34dfSYann Gautier	 * ---------------------------------------------
113278c34dfSYann Gautier	 */
114278c34dfSYann Gautierfunc plat_crash_console_init
115278c34dfSYann Gautier	/* Enable GPIOs for UART4 TX */
116278c34dfSYann Gautier	ldr	r1, =(RCC_BASE + RCC_MP_AHB4ENSETR)
117278c34dfSYann Gautier	ldr	r2, [r1]
118278c34dfSYann Gautier	/* Configure GPIO G11 */
119278c34dfSYann Gautier	orr	r2, r2, #RCC_MP_AHB4ENSETR_GPIOGEN
120278c34dfSYann Gautier	str	r2, [r1]
121278c34dfSYann Gautier	ldr	r1, =GPIO_BANK_G_ADDRESS
122278c34dfSYann Gautier	/* Set GPIO mode alternate */
123278c34dfSYann Gautier	ldr	r2, [r1, #GPIO_MODE_OFFSET]
124278c34dfSYann Gautier	bic	r2, r2, #(GPIO_MODE_MASK << GPIO_TX_SHIFT)
125278c34dfSYann Gautier	orr	r2, r2, #(GPIO_MODE_ALTERNATE << GPIO_TX_SHIFT)
126278c34dfSYann Gautier	str	r2, [r1, #GPIO_MODE_OFFSET]
127278c34dfSYann Gautier	/* Set GPIO speed low */
128278c34dfSYann Gautier	ldr	r2, [r1, #GPIO_SPEED_OFFSET]
129278c34dfSYann Gautier	bic	r2, r2, #(GPIO_SPEED_MASK << GPIO_TX_SHIFT)
130278c34dfSYann Gautier	str	r2, [r1, #GPIO_SPEED_OFFSET]
131278c34dfSYann Gautier	/* Set no-pull */
132278c34dfSYann Gautier	ldr	r2, [r1, #GPIO_PUPD_OFFSET]
133278c34dfSYann Gautier	bic	r2, r2, #(GPIO_PULL_MASK << GPIO_TX_SHIFT)
134278c34dfSYann Gautier	str	r2, [r1, #GPIO_PUPD_OFFSET]
135278c34dfSYann Gautier	/* Set alternate AF6 */
136278c34dfSYann Gautier	ldr	r2, [r1, #GPIO_AFRH_OFFSET]
137278c34dfSYann Gautier	bic	r2, r2, #(GPIO_ALTERNATE_MASK << GPIO_TX_ALT_SHIFT)
138278c34dfSYann Gautier	orr	r2, r2, #(GPIO_ALTERNATE_6 << GPIO_TX_ALT_SHIFT)
139278c34dfSYann Gautier	str	r2, [r1, #GPIO_AFRH_OFFSET]
140278c34dfSYann Gautier
141278c34dfSYann Gautier	/* Enable UART clock, with HSI source */
142278c34dfSYann Gautier	ldr	r1, =(RCC_BASE + RCC_UART24CKSELR)
143278c34dfSYann Gautier	mov	r2, #RCC_UART24CKSELR_HSI
144278c34dfSYann Gautier	str	r2, [r1]
145278c34dfSYann Gautier	ldr	r1, =(RCC_BASE + RCC_MP_APB1ENSETR)
146278c34dfSYann Gautier	ldr	r2, [r1]
147278c34dfSYann Gautier	orr	r2, r2, #RCC_MP_APB1ENSETR_UART4EN
148278c34dfSYann Gautier	str	r2, [r1]
149278c34dfSYann Gautier
150278c34dfSYann Gautier	ldr	r0, =STM32MP1_DEBUG_USART_BASE
151278c34dfSYann Gautier	ldr	r1, =STM32MP1_HSI_CLK
152278c34dfSYann Gautier	ldr	r2, =STM32MP1_UART_BAUDRATE
153cce37d44SYann Gautier	b	console_stm32_core_init
154278c34dfSYann Gautierendfunc plat_crash_console_init
155278c34dfSYann Gautier
156278c34dfSYann Gautier	/* ---------------------------------------------
157278c34dfSYann Gautier	 * int plat_crash_console_flush(void)
158278c34dfSYann Gautier	 *
159278c34dfSYann Gautier	 * Flush the crash console without a C Runtime stack.
160278c34dfSYann Gautier	 * ---------------------------------------------
161278c34dfSYann Gautier	 */
162278c34dfSYann Gautierfunc plat_crash_console_flush
163278c34dfSYann Gautier	ldr	r1, =STM32MP1_DEBUG_USART_BASE
164cce37d44SYann Gautier	b	console_stm32_core_flush
165278c34dfSYann Gautierendfunc plat_crash_console_flush
166278c34dfSYann Gautier
167278c34dfSYann Gautier	/* ---------------------------------------------
168278c34dfSYann Gautier	 * int plat_crash_console_putc(int c)
169278c34dfSYann Gautier	 *
170278c34dfSYann Gautier	 * Print a character on the crash console without a C Runtime stack.
171278c34dfSYann Gautier	 * Clobber list : r1 - r3
172278c34dfSYann Gautier	 *
173278c34dfSYann Gautier	 * In case of bootloading through uart, we keep console crash as this.
174278c34dfSYann Gautier	 * Characters could be sent to the programmer, but will be ignored.
175278c34dfSYann Gautier	 * No specific code in that case.
176278c34dfSYann Gautier	 * ---------------------------------------------
177278c34dfSYann Gautier	 */
178278c34dfSYann Gautierfunc plat_crash_console_putc
179278c34dfSYann Gautier	ldr	r1, =STM32MP1_DEBUG_USART_BASE
180cce37d44SYann Gautier	b	console_stm32_core_putc
181278c34dfSYann Gautierendfunc plat_crash_console_putc
182