14353bb20SYann Gautier /* 206e55dc8SNicolas Le Bayon * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef STM32MP1_DEF_H 84353bb20SYann Gautier #define STM32MP1_DEF_H 94353bb20SYann Gautier 1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h> 12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h> 1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 164353bb20SYann Gautier 17d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1873680c23SYann Gautier #include <drivers/st/bsec.h> 19e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h> 20e0a8ce5dSYann Gautier 216e6ab282SYann Gautier #include <boot_api.h> 224bdb1a7aSLionel Debieve #include <stm32mp_auth.h> 23c9d75b3cSYann Gautier #include <stm32mp_common.h> 24c9d75b3cSYann Gautier #include <stm32mp_dt.h> 25dec286ddSYann Gautier #include <stm32mp1_dbgmcu.h> 266e6ab282SYann Gautier #include <stm32mp1_private.h> 27eafe0eb0SEtienne Carriere #include <stm32mp1_shared_resources.h> 286e6ab282SYann Gautier #endif 296e6ab282SYann Gautier 301d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 311d204ee4SYann Gautier #include "stm32mp1_fip_def.h" 321d204ee4SYann Gautier #else /* STM32MP_USE_STM32IMAGE */ 331d204ee4SYann Gautier #include "stm32mp1_stm32image_def.h" 341d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 351d204ee4SYann Gautier 364353bb20SYann Gautier /******************************************************************************* 37dec286ddSYann Gautier * CHIP ID 38dec286ddSYann Gautier ******************************************************************************/ 3992661e01SYann Gautier #define STM32MP1_CHIP_ID U(0x500) 4092661e01SYann Gautier 41dec286ddSYann Gautier #define STM32MP157C_PART_NB U(0x05000000) 42dec286ddSYann Gautier #define STM32MP157A_PART_NB U(0x05000001) 43dec286ddSYann Gautier #define STM32MP153C_PART_NB U(0x05000024) 44dec286ddSYann Gautier #define STM32MP153A_PART_NB U(0x05000025) 45dec286ddSYann Gautier #define STM32MP151C_PART_NB U(0x0500002E) 46dec286ddSYann Gautier #define STM32MP151A_PART_NB U(0x0500002F) 478ccf4954SLionel Debieve #define STM32MP157F_PART_NB U(0x05000080) 488ccf4954SLionel Debieve #define STM32MP157D_PART_NB U(0x05000081) 498ccf4954SLionel Debieve #define STM32MP153F_PART_NB U(0x050000A4) 508ccf4954SLionel Debieve #define STM32MP153D_PART_NB U(0x050000A5) 518ccf4954SLionel Debieve #define STM32MP151F_PART_NB U(0x050000AE) 528ccf4954SLionel Debieve #define STM32MP151D_PART_NB U(0x050000AF) 53dec286ddSYann Gautier 54dec286ddSYann Gautier #define STM32MP1_REV_B U(0x2000) 55*ef0b8a6cSYann Gautier #if STM32MP13 56*ef0b8a6cSYann Gautier #define STM32MP1_REV_Z U(0x1001) 57*ef0b8a6cSYann Gautier #endif 58*ef0b8a6cSYann Gautier #if STM32MP15 59ffb3f277SLionel Debieve #define STM32MP1_REV_Z U(0x2001) 60*ef0b8a6cSYann Gautier #endif 61dec286ddSYann Gautier 62dec286ddSYann Gautier /******************************************************************************* 63dec286ddSYann Gautier * PACKAGE ID 64dec286ddSYann Gautier ******************************************************************************/ 65dec286ddSYann Gautier #define PKG_AA_LFBGA448 U(4) 66dec286ddSYann Gautier #define PKG_AB_LFBGA354 U(3) 67dec286ddSYann Gautier #define PKG_AC_TFBGA361 U(2) 68dec286ddSYann Gautier #define PKG_AD_TFBGA257 U(1) 69dec286ddSYann Gautier 70dec286ddSYann Gautier /******************************************************************************* 714353bb20SYann Gautier * STM32MP1 memory map related constants 724353bb20SYann Gautier ******************************************************************************/ 734bdb1a7aSLionel Debieve #define STM32MP_ROM_BASE U(0x00000000) 744bdb1a7aSLionel Debieve #define STM32MP_ROM_SIZE U(0x00020000) 751697ad8cSYann Gautier #define STM32MP_ROM_SIZE_2MB_ALIGNED U(0x00200000) 764353bb20SYann Gautier 7748ede661SYann Gautier #if STM32MP13 7848ede661SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFE0000) 7948ede661SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00020000) 8048ede661SYann Gautier #define SRAM1_BASE U(0x30000000) 8148ede661SYann Gautier #define SRAM1_SIZE U(0x00004000) 8248ede661SYann Gautier #define SRAM2_BASE U(0x30004000) 8348ede661SYann Gautier #define SRAM2_SIZE U(0x00002000) 8448ede661SYann Gautier #define SRAM3_BASE U(0x30006000) 8548ede661SYann Gautier #define SRAM3_SIZE U(0x00002000) 8648ede661SYann Gautier #endif /* STM32MP13 */ 8748ede661SYann Gautier #if STM32MP15 883f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 893f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 9048ede661SYann Gautier #endif /* STM32MP15 */ 914353bb20SYann Gautier 920754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE 930754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \ 940754143aSEtienne Carriere STM32MP_SYSRAM_SIZE - \ 950754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 960754143aSEtienne Carriere 97fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE 98fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE 99fdaaaeb4SEtienne Carriere 1000754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE 1010754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \ 1020754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 1030754143aSEtienne Carriere 1044353bb20SYann Gautier /* DDR configuration */ 1053f9c9784SYann Gautier #define STM32MP_DDR_BASE U(0xC0000000) 1063f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 1074353bb20SYann Gautier 1084353bb20SYann Gautier /* DDR power initializations */ 109d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1104353bb20SYann Gautier enum ddr_type { 1114353bb20SYann Gautier STM32MP_DDR3, 1124353bb20SYann Gautier STM32MP_LPDDR2, 1134b549b21SYann Gautier STM32MP_LPDDR3 1144353bb20SYann Gautier }; 1154353bb20SYann Gautier #endif 1164353bb20SYann Gautier 1174353bb20SYann Gautier /* Section used inside TF binaries */ 118e98f594aSNicolas Le Bayon #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 1194353bb20SYann Gautier /* 256 Octets reserved for header */ 1203f9c9784SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000100) 1218be574bfSYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 1228be574bfSYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 1234353bb20SYann Gautier 1240754143aSEtienne Carriere #define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \ 1253f9c9784SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 1263f9c9784SYann Gautier STM32MP_HEADER_SIZE) 1274353bb20SYann Gautier 1280754143aSEtienne Carriere #define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \ 1293f9c9784SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 1303f9c9784SYann Gautier STM32MP_HEADER_SIZE)) 1314353bb20SYann Gautier 132ac1b24d5SYann Gautier /* BL2 and BL32/sp_min require finer granularity tables */ 133ac1b24d5SYann Gautier #if defined(IMAGE_BL2) 134ac1b24d5SYann Gautier #define MAX_XLAT_TABLES U(2) /* 8 KB for mapping */ 135ac1b24d5SYann Gautier #endif 136ac1b24d5SYann Gautier 137ac1b24d5SYann Gautier #if defined(IMAGE_BL32) 138e98f594aSNicolas Le Bayon #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 139ac1b24d5SYann Gautier #endif 1404353bb20SYann Gautier 1414353bb20SYann Gautier /* 1424353bb20SYann Gautier * MAX_MMAP_REGIONS is usually: 1434353bb20SYann Gautier * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 1444353bb20SYann Gautier */ 145964dfee1SYann Gautier #if defined(IMAGE_BL2) 146ac1b24d5SYann Gautier #if STM32MP_USB_PROGRAMMER 147ac1b24d5SYann Gautier #define MAX_MMAP_REGIONS 8 148ac1b24d5SYann Gautier #else 149ac1b24d5SYann Gautier #define MAX_MMAP_REGIONS 7 150ac1b24d5SYann Gautier #endif 151964dfee1SYann Gautier #endif 1524353bb20SYann Gautier 1533f9c9784SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 1541d204ee4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 1554353bb20SYann Gautier 15612e21dfdSLionel Debieve /* Define maximum page size for NAND devices */ 15712e21dfdSLionel Debieve #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000) 15812e21dfdSLionel Debieve 15912e21dfdSLionel Debieve /******************************************************************************* 1604353bb20SYann Gautier * STM32MP1 device/io map related constants (used for MMU) 1614353bb20SYann Gautier ******************************************************************************/ 1624353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE U(0x40000000) 1634353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE U(0x40000000) 1644353bb20SYann Gautier 1654353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE U(0x80000000) 1664353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE U(0x40000000) 1674353bb20SYann Gautier 1684353bb20SYann Gautier /******************************************************************************* 1694353bb20SYann Gautier * STM32MP1 RCC 1704353bb20SYann Gautier ******************************************************************************/ 1714353bb20SYann Gautier #define RCC_BASE U(0x50000000) 1724353bb20SYann Gautier 1734353bb20SYann Gautier /******************************************************************************* 1744353bb20SYann Gautier * STM32MP1 PWR 1754353bb20SYann Gautier ******************************************************************************/ 1764353bb20SYann Gautier #define PWR_BASE U(0x50001000) 1774353bb20SYann Gautier 1784353bb20SYann Gautier /******************************************************************************* 1791fc2130cSYann Gautier * STM32MP1 GPIO 1801fc2130cSYann Gautier ******************************************************************************/ 1811fc2130cSYann Gautier #define GPIOA_BASE U(0x50002000) 1821fc2130cSYann Gautier #define GPIOB_BASE U(0x50003000) 1831fc2130cSYann Gautier #define GPIOC_BASE U(0x50004000) 1841fc2130cSYann Gautier #define GPIOD_BASE U(0x50005000) 1851fc2130cSYann Gautier #define GPIOE_BASE U(0x50006000) 1861fc2130cSYann Gautier #define GPIOF_BASE U(0x50007000) 1871fc2130cSYann Gautier #define GPIOG_BASE U(0x50008000) 1881fc2130cSYann Gautier #define GPIOH_BASE U(0x50009000) 1891fc2130cSYann Gautier #define GPIOI_BASE U(0x5000A000) 190111a384cSYann Gautier #if STM32MP15 1911fc2130cSYann Gautier #define GPIOJ_BASE U(0x5000B000) 1921fc2130cSYann Gautier #define GPIOK_BASE U(0x5000C000) 1931fc2130cSYann Gautier #define GPIOZ_BASE U(0x54004000) 194111a384cSYann Gautier #endif 1951fc2130cSYann Gautier #define GPIO_BANK_OFFSET U(0x1000) 1961fc2130cSYann Gautier 1971fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */ 1981fc2130cSYann Gautier #define GPIO_BANK_A U(0) 1991fc2130cSYann Gautier #define GPIO_BANK_B U(1) 2001fc2130cSYann Gautier #define GPIO_BANK_C U(2) 2011fc2130cSYann Gautier #define GPIO_BANK_D U(3) 2021fc2130cSYann Gautier #define GPIO_BANK_E U(4) 2031fc2130cSYann Gautier #define GPIO_BANK_F U(5) 2041fc2130cSYann Gautier #define GPIO_BANK_G U(6) 2051fc2130cSYann Gautier #define GPIO_BANK_H U(7) 2061fc2130cSYann Gautier #define GPIO_BANK_I U(8) 207111a384cSYann Gautier #if STM32MP15 2081fc2130cSYann Gautier #define GPIO_BANK_J U(9) 2091fc2130cSYann Gautier #define GPIO_BANK_K U(10) 2101fc2130cSYann Gautier #define GPIO_BANK_Z U(25) 2111fc2130cSYann Gautier 2121fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 213111a384cSYann Gautier #endif 2141fc2130cSYann Gautier 2151fc2130cSYann Gautier /******************************************************************************* 2164353bb20SYann Gautier * STM32MP1 UART 2174353bb20SYann Gautier ******************************************************************************/ 2184353bb20SYann Gautier #define USART1_BASE U(0x5C000000) 2194353bb20SYann Gautier #define USART2_BASE U(0x4000E000) 2204353bb20SYann Gautier #define USART3_BASE U(0x4000F000) 2214353bb20SYann Gautier #define UART4_BASE U(0x40010000) 2224353bb20SYann Gautier #define UART5_BASE U(0x40011000) 2234353bb20SYann Gautier #define USART6_BASE U(0x44003000) 2244353bb20SYann Gautier #define UART7_BASE U(0x40018000) 2254353bb20SYann Gautier #define UART8_BASE U(0x40019000) 2261fc2130cSYann Gautier 2271fc2130cSYann Gautier /* For UART crash console */ 2283f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE UART4_BASE 2291fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 2303f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 2311fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 2321fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 2331fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 2341fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT 11 2351fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 2361fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 2371fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 2381fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 2391fc2130cSYann Gautier #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 240b38e2ed2SYann Gautier #define DEBUG_UART_RST_REG RCC_APB1RSTSETR 241b38e2ed2SYann Gautier #define DEBUG_UART_RST_BIT RCC_APB1RSTSETR_UART4RST 2424353bb20SYann Gautier 2434353bb20SYann Gautier /******************************************************************************* 2447b3a46f0SEtienne Carriere * STM32MP1 ETZPC 2457b3a46f0SEtienne Carriere ******************************************************************************/ 2467b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BASE U(0x5C007000) 2477b3a46f0SEtienne Carriere 2487b3a46f0SEtienne Carriere /* ETZPC TZMA IDs */ 2497b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ROM U(0) 2507b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_SYSRAM U(1) 2517b3a46f0SEtienne Carriere 2527b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0) 2537b3a46f0SEtienne Carriere 2547b3a46f0SEtienne Carriere /* ETZPC DECPROT IDs */ 2557b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_STGENC_ID 0 2567b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BKPSRAM_ID 1 2577b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_IWDG1_ID 2 2587b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART1_ID 3 2597b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI6_ID 4 2607b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C4_ID 5 2617b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG1_ID 7 2627b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH1_ID 8 2637b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP1_ID 9 2647b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRCTRL_ID 10 2657b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRPHYC_ID 11 2667b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C6_ID 12 2677b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SEC_ID_LIMIT 13 2687b3a46f0SEtienne Carriere 2697b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM2_ID 16 2707b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM3_ID 17 2717b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM4_ID 18 2727b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM5_ID 19 2737b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM6_ID 20 2747b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM7_ID 21 2757b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM12_ID 22 2767b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM13_ID 23 2777b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM14_ID 24 2787b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM1_ID 25 2797b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_WWDG1_ID 26 2807b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI2_ID 27 2817b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI3_ID 28 2827b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPDIFRX_ID 29 2837b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART2_ID 30 2847b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART3_ID 31 2857b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART4_ID 32 2867b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART5_ID 33 2877b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C1_ID 34 2887b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C2_ID 35 2897b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C3_ID 36 2907b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C5_ID 37 2917b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CEC_ID 38 2927b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DAC_ID 39 2937b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART7_ID 40 2947b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART8_ID 41 2957b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_MDIOS_ID 44 2967b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM1_ID 48 2977b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM8_ID 49 2987b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART6_ID 51 2997b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI1_ID 52 3007b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI4_ID 53 3017b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM15_ID 54 3027b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM16_ID 55 3037b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM17_ID 56 3047b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI5_ID 57 3057b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI1_ID 58 3067b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI2_ID 59 3077b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI3_ID 60 3087b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DFSDM_ID 61 3097b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TT_FDCAN_ID 62 3107b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM2_ID 64 3117b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM3_ID 65 3127b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM4_ID 66 3137b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM5_ID 67 3147b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI4_ID 68 3157b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_VREFBUF_ID 69 3167b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DCMI_ID 70 3177b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRC2_ID 71 3187b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ADC_ID 72 3197b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH2_ID 73 3207b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG2_ID 74 3217b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP2_ID 75 3227b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM1_ID 80 3237b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM2_ID 81 3247b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM3_ID 82 3257b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM4_ID 83 3267b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RETRAM_ID 84 3277b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_OTG_ID 85 3287b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SDMMC3_ID 86 3297b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBSD3_ID 87 3307b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA1_ID 88 3317b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA2_ID 89 3327b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMAMUX_ID 90 3337b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_FMC_ID 91 3347b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_QSPI_ID 92 3357b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBQ_ID 93 3367b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ETH_ID 94 3377b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RSV_ID 95 3387b3a46f0SEtienne Carriere 3397b3a46f0SEtienne Carriere #define STM32MP_ETZPC_MAX_ID 96 3407b3a46f0SEtienne Carriere 3417b3a46f0SEtienne Carriere /******************************************************************************* 3424353bb20SYann Gautier * STM32MP1 TZC (TZ400) 3434353bb20SYann Gautier ******************************************************************************/ 3444353bb20SYann Gautier #define STM32MP1_TZC_BASE U(0x5C006000) 3454353bb20SYann Gautier 3461e80c498SYann Gautier #define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \ 3471e80c498SYann Gautier TZC_400_REGION_ATTR_FILTER_BIT(1)) 3484353bb20SYann Gautier 3494353bb20SYann Gautier /******************************************************************************* 3504353bb20SYann Gautier * STM32MP1 SDMMC 3514353bb20SYann Gautier ******************************************************************************/ 3523f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE U(0x58005000) 3533f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE U(0x58007000) 3543f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48004000) 3554353bb20SYann Gautier 35629a50727SYann Gautier #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/ 35729a50727SYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/ 35829a50727SYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/ 35929a50727SYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/ 36029a50727SYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/ 3614353bb20SYann Gautier 3624353bb20SYann Gautier /******************************************************************************* 36388ef0425SYann Gautier * STM32MP1 BSEC / OTP 36488ef0425SYann Gautier ******************************************************************************/ 36588ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID 0x5FU 36688ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START 0x20U 36788ef0425SYann Gautier 36888ef0425SYann Gautier #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 36988ef0425SYann Gautier 370ae3ce8b2SLionel Debieve /* OTP labels */ 371ae3ce8b2SLionel Debieve #define CFG0_OTP "cfg0_otp" 372ae3ce8b2SLionel Debieve #define PART_NUMBER_OTP "part_number_otp" 373ae3ce8b2SLionel Debieve #define PACKAGE_OTP "package_otp" 374ae3ce8b2SLionel Debieve #define HW2_OTP "hw2_otp" 375ae3ce8b2SLionel Debieve #define NAND_OTP "nand_otp" 376f5a3688bSYann Gautier #define MONOTONIC_OTP "monotonic_otp" 377ae3ce8b2SLionel Debieve #define UID_OTP "uid_otp" 378ae3ce8b2SLionel Debieve #define BOARD_ID_OTP "board_id" 37988ef0425SYann Gautier 38088ef0425SYann Gautier /* OTP mask */ 381ae3ce8b2SLionel Debieve /* CFG0 */ 382ae3ce8b2SLionel Debieve #define CFG0_CLOSED_DEVICE BIT(6) 38388ef0425SYann Gautier 384dec286ddSYann Gautier /* PART NUMBER */ 385dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0) 386dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_SHIFT 0 387dec286ddSYann Gautier 388dec286ddSYann Gautier /* PACKAGE */ 389dec286ddSYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27) 390dec286ddSYann Gautier #define PACKAGE_OTP_PKG_SHIFT 27 391dec286ddSYann Gautier 39273680c23SYann Gautier /* IWDG OTP */ 39373680c23SYann Gautier #define HW2_OTP_IWDG_HW_POS U(3) 39473680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STOP_POS U(5) 39573680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STANDBY_POS U(7) 39673680c23SYann Gautier 397f33b2433SYann Gautier /* HW2 OTP */ 398f33b2433SYann Gautier #define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13) 399f33b2433SYann Gautier 40012e21dfdSLionel Debieve /* NAND OTP */ 40112e21dfdSLionel Debieve /* NAND parameter storage flag */ 40212e21dfdSLionel Debieve #define NAND_PARAM_STORED_IN_OTP BIT(31) 40312e21dfdSLionel Debieve 40412e21dfdSLionel Debieve /* NAND page size in bytes */ 40512e21dfdSLionel Debieve #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 40612e21dfdSLionel Debieve #define NAND_PAGE_SIZE_SHIFT 29 40712e21dfdSLionel Debieve #define NAND_PAGE_SIZE_2K U(0) 40812e21dfdSLionel Debieve #define NAND_PAGE_SIZE_4K U(1) 40912e21dfdSLionel Debieve #define NAND_PAGE_SIZE_8K U(2) 41012e21dfdSLionel Debieve 41112e21dfdSLionel Debieve /* NAND block size in pages */ 41212e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 41312e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_SHIFT 27 41412e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_64_PAGES U(0) 41512e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_128_PAGES U(1) 41612e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_256_PAGES U(2) 41712e21dfdSLionel Debieve 41812e21dfdSLionel Debieve /* NAND number of block (in unit of 256 blocs) */ 41912e21dfdSLionel Debieve #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 42012e21dfdSLionel Debieve #define NAND_BLOCK_NB_SHIFT 19 42112e21dfdSLionel Debieve #define NAND_BLOCK_NB_UNIT U(256) 42212e21dfdSLionel Debieve 42312e21dfdSLionel Debieve /* NAND bus width in bits */ 42412e21dfdSLionel Debieve #define NAND_WIDTH_MASK BIT(18) 42512e21dfdSLionel Debieve #define NAND_WIDTH_SHIFT 18 42612e21dfdSLionel Debieve 42712e21dfdSLionel Debieve /* NAND number of ECC bits per 512 bytes */ 42812e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 42912e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_SHIFT 15 43012e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_UNSET U(0) 43112e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_1_BITS U(1) 43212e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_4_BITS U(2) 43312e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_8_BITS U(3) 43412e21dfdSLionel Debieve #define NAND_ECC_ON_DIE U(4) 43512e21dfdSLionel Debieve 43657044228SLionel Debieve /* NAND number of planes */ 43757044228SLionel Debieve #define NAND_PLANE_BIT_NB_MASK BIT(14) 43857044228SLionel Debieve 439f5a3688bSYann Gautier /* MONOTONIC OTP */ 440f5a3688bSYann Gautier #define MAX_MONOTONIC_VALUE 32 441f5a3688bSYann Gautier 442942f6be2SPatrick Delaunay /* UID OTP */ 443942f6be2SPatrick Delaunay #define UID_WORD_NB U(3) 444942f6be2SPatrick Delaunay 44588ef0425SYann Gautier /******************************************************************************* 446e58a53fbSYann Gautier * STM32MP1 TAMP 447e58a53fbSYann Gautier ******************************************************************************/ 448e58a53fbSYann Gautier #define TAMP_BASE U(0x5C00A000) 449e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 450e58a53fbSYann Gautier 451d5dfdeb6SJulius Werner #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 452c870188dSNicolas Toromanoff static inline uintptr_t tamp_bkpr(uint32_t idx) 453e58a53fbSYann Gautier { 454e58a53fbSYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 455e58a53fbSYann Gautier } 456e58a53fbSYann Gautier #endif 457e58a53fbSYann Gautier 458e58a53fbSYann Gautier /******************************************************************************* 459942f6be2SPatrick Delaunay * STM32MP1 USB 460942f6be2SPatrick Delaunay ******************************************************************************/ 461942f6be2SPatrick Delaunay #define USB_OTG_BASE U(0x49000000) 462942f6be2SPatrick Delaunay 463942f6be2SPatrick Delaunay /******************************************************************************* 4644353bb20SYann Gautier * STM32MP1 DDRCTRL 4654353bb20SYann Gautier ******************************************************************************/ 4664353bb20SYann Gautier #define DDRCTRL_BASE U(0x5A003000) 4674353bb20SYann Gautier 4684353bb20SYann Gautier /******************************************************************************* 4694353bb20SYann Gautier * STM32MP1 DDRPHYC 4704353bb20SYann Gautier ******************************************************************************/ 4714353bb20SYann Gautier #define DDRPHYC_BASE U(0x5A004000) 4724353bb20SYann Gautier 4734353bb20SYann Gautier /******************************************************************************* 47473680c23SYann Gautier * STM32MP1 IWDG 47573680c23SYann Gautier ******************************************************************************/ 47673680c23SYann Gautier #define IWDG_MAX_INSTANCE U(2) 47773680c23SYann Gautier #define IWDG1_INST U(0) 47873680c23SYann Gautier #define IWDG2_INST U(1) 47973680c23SYann Gautier 48073680c23SYann Gautier #define IWDG1_BASE U(0x5C003000) 48173680c23SYann Gautier #define IWDG2_BASE U(0x5A002000) 48273680c23SYann Gautier 48373680c23SYann Gautier /******************************************************************************* 4840651b5b7SEtienne Carriere * Miscellaneous STM32MP1 peripherals base address 4854353bb20SYann Gautier ******************************************************************************/ 486ade9ce03SYann Gautier #define BSEC_BASE U(0x5C005000) 4870651b5b7SEtienne Carriere #define CRYP1_BASE U(0x54001000) 48873680c23SYann Gautier #define DBGMCU_BASE U(0x50081000) 4890651b5b7SEtienne Carriere #define HASH1_BASE U(0x54002000) 4900651b5b7SEtienne Carriere #define I2C4_BASE U(0x5C002000) 4910651b5b7SEtienne Carriere #define I2C6_BASE U(0x5c009000) 4920651b5b7SEtienne Carriere #define RNG1_BASE U(0x54003000) 4930651b5b7SEtienne Carriere #define RTC_BASE U(0x5c004000) 4940651b5b7SEtienne Carriere #define SPI6_BASE U(0x5c001000) 495ade9ce03SYann Gautier #define STGEN_BASE U(0x5c008000) 496ade9ce03SYann Gautier #define SYSCFG_BASE U(0x50020000) 49773680c23SYann Gautier 49873680c23SYann Gautier /******************************************************************************* 499bba9fdeeSYann Gautier * REGULATORS 500bba9fdeeSYann Gautier ******************************************************************************/ 501bba9fdeeSYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 502bba9fdeeSYann Gautier #define PLAT_NB_RDEVS U(19) 503967a8e63SPascal Paillet /* 1 FIXED */ 504967a8e63SPascal Paillet #define PLAT_NB_FIXED_REGS U(1) 505bba9fdeeSYann Gautier 506bba9fdeeSYann Gautier /******************************************************************************* 507447b2b13SYann Gautier * Device Tree defines 508447b2b13SYann Gautier ******************************************************************************/ 50910e7a9e9SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp15-bsec" 51006e55dc8SNicolas Le Bayon #define DT_DDR_COMPAT "st,stm32mp1-ddr" 51173680c23SYann Gautier #define DT_IWDG_COMPAT "st,stm32mp1-iwdg" 512dfbdbd06SNicolas Le Bayon #define DT_NVMEM_LAYOUT_COMPAT "st,stm32-nvmem-layout" 513277d6af5SYann Gautier #define DT_PWR_COMPAT "st,stm32mp1,pwr-reg" 514447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 515812daf91SLionel Debieve #define DT_RCC_SEC_CLK_COMPAT "st,stm32mp1-rcc-secure" 516447b2b13SYann Gautier 5174353bb20SYann Gautier #endif /* STM32MP1_DEF_H */ 518