14353bb20SYann Gautier /* 206e55dc8SNicolas Le Bayon * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef STM32MP1_DEF_H 84353bb20SYann Gautier #define STM32MP1_DEF_H 94353bb20SYann Gautier 1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h> 12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h> 1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 164353bb20SYann Gautier 17d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1873680c23SYann Gautier #include <drivers/st/bsec.h> 19e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h> 20e0a8ce5dSYann Gautier 216e6ab282SYann Gautier #include <boot_api.h> 224bdb1a7aSLionel Debieve #include <stm32mp_auth.h> 23c9d75b3cSYann Gautier #include <stm32mp_common.h> 24c9d75b3cSYann Gautier #include <stm32mp_dt.h> 25dec286ddSYann Gautier #include <stm32mp1_dbgmcu.h> 266e6ab282SYann Gautier #include <stm32mp1_private.h> 27eafe0eb0SEtienne Carriere #include <stm32mp1_shared_resources.h> 286e6ab282SYann Gautier #endif 296e6ab282SYann Gautier 301d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 311d204ee4SYann Gautier #include "stm32mp1_fip_def.h" 321d204ee4SYann Gautier #else /* STM32MP_USE_STM32IMAGE */ 331d204ee4SYann Gautier #include "stm32mp1_stm32image_def.h" 341d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 351d204ee4SYann Gautier 364353bb20SYann Gautier /******************************************************************************* 37dec286ddSYann Gautier * CHIP ID 38dec286ddSYann Gautier ******************************************************************************/ 3992661e01SYann Gautier #define STM32MP1_CHIP_ID U(0x500) 4092661e01SYann Gautier 41dec286ddSYann Gautier #define STM32MP157C_PART_NB U(0x05000000) 42dec286ddSYann Gautier #define STM32MP157A_PART_NB U(0x05000001) 43dec286ddSYann Gautier #define STM32MP153C_PART_NB U(0x05000024) 44dec286ddSYann Gautier #define STM32MP153A_PART_NB U(0x05000025) 45dec286ddSYann Gautier #define STM32MP151C_PART_NB U(0x0500002E) 46dec286ddSYann Gautier #define STM32MP151A_PART_NB U(0x0500002F) 478ccf4954SLionel Debieve #define STM32MP157F_PART_NB U(0x05000080) 488ccf4954SLionel Debieve #define STM32MP157D_PART_NB U(0x05000081) 498ccf4954SLionel Debieve #define STM32MP153F_PART_NB U(0x050000A4) 508ccf4954SLionel Debieve #define STM32MP153D_PART_NB U(0x050000A5) 518ccf4954SLionel Debieve #define STM32MP151F_PART_NB U(0x050000AE) 528ccf4954SLionel Debieve #define STM32MP151D_PART_NB U(0x050000AF) 53dec286ddSYann Gautier 54dec286ddSYann Gautier #define STM32MP1_REV_B U(0x2000) 55ffb3f277SLionel Debieve #define STM32MP1_REV_Z U(0x2001) 56dec286ddSYann Gautier 57dec286ddSYann Gautier /******************************************************************************* 58dec286ddSYann Gautier * PACKAGE ID 59dec286ddSYann Gautier ******************************************************************************/ 60dec286ddSYann Gautier #define PKG_AA_LFBGA448 U(4) 61dec286ddSYann Gautier #define PKG_AB_LFBGA354 U(3) 62dec286ddSYann Gautier #define PKG_AC_TFBGA361 U(2) 63dec286ddSYann Gautier #define PKG_AD_TFBGA257 U(1) 64dec286ddSYann Gautier 65dec286ddSYann Gautier /******************************************************************************* 664353bb20SYann Gautier * STM32MP1 memory map related constants 674353bb20SYann Gautier ******************************************************************************/ 684bdb1a7aSLionel Debieve #define STM32MP_ROM_BASE U(0x00000000) 694bdb1a7aSLionel Debieve #define STM32MP_ROM_SIZE U(0x00020000) 701697ad8cSYann Gautier #define STM32MP_ROM_SIZE_2MB_ALIGNED U(0x00200000) 714353bb20SYann Gautier 723f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 733f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 744353bb20SYann Gautier 750754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE 760754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \ 770754143aSEtienne Carriere STM32MP_SYSRAM_SIZE - \ 780754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 790754143aSEtienne Carriere 80fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE 81fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE 82fdaaaeb4SEtienne Carriere 830754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE 840754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \ 850754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 860754143aSEtienne Carriere 874353bb20SYann Gautier /* DDR configuration */ 883f9c9784SYann Gautier #define STM32MP_DDR_BASE U(0xC0000000) 893f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 904353bb20SYann Gautier 914353bb20SYann Gautier /* DDR power initializations */ 92d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 934353bb20SYann Gautier enum ddr_type { 944353bb20SYann Gautier STM32MP_DDR3, 954353bb20SYann Gautier STM32MP_LPDDR2, 964b549b21SYann Gautier STM32MP_LPDDR3 974353bb20SYann Gautier }; 984353bb20SYann Gautier #endif 994353bb20SYann Gautier 1004353bb20SYann Gautier /* Section used inside TF binaries */ 101e98f594aSNicolas Le Bayon #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 1024353bb20SYann Gautier /* 256 Octets reserved for header */ 1033f9c9784SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000100) 1048be574bfSYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 1058be574bfSYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 1064353bb20SYann Gautier 1070754143aSEtienne Carriere #define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \ 1083f9c9784SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 1093f9c9784SYann Gautier STM32MP_HEADER_SIZE) 1104353bb20SYann Gautier 1110754143aSEtienne Carriere #define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \ 1123f9c9784SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 1133f9c9784SYann Gautier STM32MP_HEADER_SIZE)) 1144353bb20SYann Gautier 115ac1b24d5SYann Gautier /* BL2 and BL32/sp_min require finer granularity tables */ 116ac1b24d5SYann Gautier #if defined(IMAGE_BL2) 117ac1b24d5SYann Gautier #define MAX_XLAT_TABLES U(2) /* 8 KB for mapping */ 118ac1b24d5SYann Gautier #endif 119ac1b24d5SYann Gautier 120ac1b24d5SYann Gautier #if defined(IMAGE_BL32) 121e98f594aSNicolas Le Bayon #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 122ac1b24d5SYann Gautier #endif 1234353bb20SYann Gautier 1244353bb20SYann Gautier /* 1254353bb20SYann Gautier * MAX_MMAP_REGIONS is usually: 1264353bb20SYann Gautier * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 1274353bb20SYann Gautier */ 128964dfee1SYann Gautier #if defined(IMAGE_BL2) 129ac1b24d5SYann Gautier #if STM32MP_USB_PROGRAMMER 130ac1b24d5SYann Gautier #define MAX_MMAP_REGIONS 8 131ac1b24d5SYann Gautier #else 132ac1b24d5SYann Gautier #define MAX_MMAP_REGIONS 7 133ac1b24d5SYann Gautier #endif 134964dfee1SYann Gautier #endif 1354353bb20SYann Gautier 1363f9c9784SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 1371d204ee4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 1384353bb20SYann Gautier 13912e21dfdSLionel Debieve /* Define maximum page size for NAND devices */ 14012e21dfdSLionel Debieve #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000) 14112e21dfdSLionel Debieve 14212e21dfdSLionel Debieve /******************************************************************************* 1434353bb20SYann Gautier * STM32MP1 device/io map related constants (used for MMU) 1444353bb20SYann Gautier ******************************************************************************/ 1454353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE U(0x40000000) 1464353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE U(0x40000000) 1474353bb20SYann Gautier 1484353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE U(0x80000000) 1494353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE U(0x40000000) 1504353bb20SYann Gautier 1514353bb20SYann Gautier /******************************************************************************* 1524353bb20SYann Gautier * STM32MP1 RCC 1534353bb20SYann Gautier ******************************************************************************/ 1544353bb20SYann Gautier #define RCC_BASE U(0x50000000) 1554353bb20SYann Gautier 1564353bb20SYann Gautier /******************************************************************************* 1574353bb20SYann Gautier * STM32MP1 PWR 1584353bb20SYann Gautier ******************************************************************************/ 1594353bb20SYann Gautier #define PWR_BASE U(0x50001000) 1604353bb20SYann Gautier 1614353bb20SYann Gautier /******************************************************************************* 1621fc2130cSYann Gautier * STM32MP1 GPIO 1631fc2130cSYann Gautier ******************************************************************************/ 1641fc2130cSYann Gautier #define GPIOA_BASE U(0x50002000) 1651fc2130cSYann Gautier #define GPIOB_BASE U(0x50003000) 1661fc2130cSYann Gautier #define GPIOC_BASE U(0x50004000) 1671fc2130cSYann Gautier #define GPIOD_BASE U(0x50005000) 1681fc2130cSYann Gautier #define GPIOE_BASE U(0x50006000) 1691fc2130cSYann Gautier #define GPIOF_BASE U(0x50007000) 1701fc2130cSYann Gautier #define GPIOG_BASE U(0x50008000) 1711fc2130cSYann Gautier #define GPIOH_BASE U(0x50009000) 1721fc2130cSYann Gautier #define GPIOI_BASE U(0x5000A000) 1731fc2130cSYann Gautier #define GPIOJ_BASE U(0x5000B000) 1741fc2130cSYann Gautier #define GPIOK_BASE U(0x5000C000) 1751fc2130cSYann Gautier #define GPIOZ_BASE U(0x54004000) 1761fc2130cSYann Gautier #define GPIO_BANK_OFFSET U(0x1000) 1771fc2130cSYann Gautier 1781fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */ 1791fc2130cSYann Gautier #define GPIO_BANK_A U(0) 1801fc2130cSYann Gautier #define GPIO_BANK_B U(1) 1811fc2130cSYann Gautier #define GPIO_BANK_C U(2) 1821fc2130cSYann Gautier #define GPIO_BANK_D U(3) 1831fc2130cSYann Gautier #define GPIO_BANK_E U(4) 1841fc2130cSYann Gautier #define GPIO_BANK_F U(5) 1851fc2130cSYann Gautier #define GPIO_BANK_G U(6) 1861fc2130cSYann Gautier #define GPIO_BANK_H U(7) 1871fc2130cSYann Gautier #define GPIO_BANK_I U(8) 1881fc2130cSYann Gautier #define GPIO_BANK_J U(9) 1891fc2130cSYann Gautier #define GPIO_BANK_K U(10) 1901fc2130cSYann Gautier #define GPIO_BANK_Z U(25) 1911fc2130cSYann Gautier 1921fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 1931fc2130cSYann Gautier 1941fc2130cSYann Gautier /******************************************************************************* 1954353bb20SYann Gautier * STM32MP1 UART 1964353bb20SYann Gautier ******************************************************************************/ 1974353bb20SYann Gautier #define USART1_BASE U(0x5C000000) 1984353bb20SYann Gautier #define USART2_BASE U(0x4000E000) 1994353bb20SYann Gautier #define USART3_BASE U(0x4000F000) 2004353bb20SYann Gautier #define UART4_BASE U(0x40010000) 2014353bb20SYann Gautier #define UART5_BASE U(0x40011000) 2024353bb20SYann Gautier #define USART6_BASE U(0x44003000) 2034353bb20SYann Gautier #define UART7_BASE U(0x40018000) 2044353bb20SYann Gautier #define UART8_BASE U(0x40019000) 2053f9c9784SYann Gautier #define STM32MP_UART_BAUDRATE U(115200) 2061fc2130cSYann Gautier 2071fc2130cSYann Gautier /* For UART crash console */ 2083f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE UART4_BASE 2091fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 2103f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 2111fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 2121fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 2131fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 2141fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT 11 2151fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 2161fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 2171fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 2181fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 2191fc2130cSYann Gautier #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 220b38e2ed2SYann Gautier #define DEBUG_UART_RST_REG RCC_APB1RSTSETR 221b38e2ed2SYann Gautier #define DEBUG_UART_RST_BIT RCC_APB1RSTSETR_UART4RST 2224353bb20SYann Gautier 2234353bb20SYann Gautier /******************************************************************************* 2247b3a46f0SEtienne Carriere * STM32MP1 ETZPC 2257b3a46f0SEtienne Carriere ******************************************************************************/ 2267b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BASE U(0x5C007000) 2277b3a46f0SEtienne Carriere 2287b3a46f0SEtienne Carriere /* ETZPC TZMA IDs */ 2297b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ROM U(0) 2307b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_SYSRAM U(1) 2317b3a46f0SEtienne Carriere 2327b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0) 2337b3a46f0SEtienne Carriere 2347b3a46f0SEtienne Carriere /* ETZPC DECPROT IDs */ 2357b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_STGENC_ID 0 2367b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BKPSRAM_ID 1 2377b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_IWDG1_ID 2 2387b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART1_ID 3 2397b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI6_ID 4 2407b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C4_ID 5 2417b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG1_ID 7 2427b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH1_ID 8 2437b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP1_ID 9 2447b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRCTRL_ID 10 2457b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRPHYC_ID 11 2467b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C6_ID 12 2477b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SEC_ID_LIMIT 13 2487b3a46f0SEtienne Carriere 2497b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM2_ID 16 2507b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM3_ID 17 2517b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM4_ID 18 2527b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM5_ID 19 2537b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM6_ID 20 2547b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM7_ID 21 2557b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM12_ID 22 2567b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM13_ID 23 2577b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM14_ID 24 2587b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM1_ID 25 2597b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_WWDG1_ID 26 2607b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI2_ID 27 2617b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI3_ID 28 2627b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPDIFRX_ID 29 2637b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART2_ID 30 2647b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART3_ID 31 2657b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART4_ID 32 2667b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART5_ID 33 2677b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C1_ID 34 2687b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C2_ID 35 2697b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C3_ID 36 2707b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C5_ID 37 2717b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CEC_ID 38 2727b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DAC_ID 39 2737b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART7_ID 40 2747b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART8_ID 41 2757b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_MDIOS_ID 44 2767b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM1_ID 48 2777b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM8_ID 49 2787b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART6_ID 51 2797b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI1_ID 52 2807b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI4_ID 53 2817b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM15_ID 54 2827b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM16_ID 55 2837b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM17_ID 56 2847b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI5_ID 57 2857b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI1_ID 58 2867b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI2_ID 59 2877b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI3_ID 60 2887b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DFSDM_ID 61 2897b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TT_FDCAN_ID 62 2907b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM2_ID 64 2917b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM3_ID 65 2927b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM4_ID 66 2937b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM5_ID 67 2947b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI4_ID 68 2957b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_VREFBUF_ID 69 2967b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DCMI_ID 70 2977b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRC2_ID 71 2987b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ADC_ID 72 2997b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH2_ID 73 3007b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG2_ID 74 3017b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP2_ID 75 3027b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM1_ID 80 3037b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM2_ID 81 3047b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM3_ID 82 3057b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM4_ID 83 3067b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RETRAM_ID 84 3077b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_OTG_ID 85 3087b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SDMMC3_ID 86 3097b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBSD3_ID 87 3107b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA1_ID 88 3117b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA2_ID 89 3127b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMAMUX_ID 90 3137b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_FMC_ID 91 3147b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_QSPI_ID 92 3157b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBQ_ID 93 3167b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ETH_ID 94 3177b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RSV_ID 95 3187b3a46f0SEtienne Carriere 3197b3a46f0SEtienne Carriere #define STM32MP_ETZPC_MAX_ID 96 3207b3a46f0SEtienne Carriere 3217b3a46f0SEtienne Carriere /******************************************************************************* 3224353bb20SYann Gautier * STM32MP1 TZC (TZ400) 3234353bb20SYann Gautier ******************************************************************************/ 3244353bb20SYann Gautier #define STM32MP1_TZC_BASE U(0x5C006000) 3254353bb20SYann Gautier 3261e80c498SYann Gautier #define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \ 3271e80c498SYann Gautier TZC_400_REGION_ATTR_FILTER_BIT(1)) 3284353bb20SYann Gautier 3294353bb20SYann Gautier /******************************************************************************* 3304353bb20SYann Gautier * STM32MP1 SDMMC 3314353bb20SYann Gautier ******************************************************************************/ 3323f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE U(0x58005000) 3333f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE U(0x58007000) 3343f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48004000) 3354353bb20SYann Gautier 33629a50727SYann Gautier #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/ 33729a50727SYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/ 33829a50727SYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/ 33929a50727SYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/ 34029a50727SYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/ 3414353bb20SYann Gautier 3424353bb20SYann Gautier /******************************************************************************* 34388ef0425SYann Gautier * STM32MP1 BSEC / OTP 34488ef0425SYann Gautier ******************************************************************************/ 34588ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID 0x5FU 34688ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START 0x20U 34788ef0425SYann Gautier 34888ef0425SYann Gautier #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 34988ef0425SYann Gautier 35088ef0425SYann Gautier /* OTP offsets */ 35188ef0425SYann Gautier #define DATA0_OTP U(0) 352dec286ddSYann Gautier #define PART_NUMBER_OTP U(1) 35312e21dfdSLionel Debieve #define NAND_OTP U(9) 354942f6be2SPatrick Delaunay #define UID0_OTP U(13) 355942f6be2SPatrick Delaunay #define UID1_OTP U(14) 356942f6be2SPatrick Delaunay #define UID2_OTP U(15) 357dec286ddSYann Gautier #define PACKAGE_OTP U(16) 358f33b2433SYann Gautier #define HW2_OTP U(18) 35988ef0425SYann Gautier 36088ef0425SYann Gautier /* OTP mask */ 36188ef0425SYann Gautier /* DATA0 */ 36288ef0425SYann Gautier #define DATA0_OTP_SECURED BIT(6) 36388ef0425SYann Gautier 364dec286ddSYann Gautier /* PART NUMBER */ 365dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0) 366dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_SHIFT 0 367dec286ddSYann Gautier 368dec286ddSYann Gautier /* PACKAGE */ 369dec286ddSYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27) 370dec286ddSYann Gautier #define PACKAGE_OTP_PKG_SHIFT 27 371dec286ddSYann Gautier 37273680c23SYann Gautier /* IWDG OTP */ 37373680c23SYann Gautier #define HW2_OTP_IWDG_HW_POS U(3) 37473680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STOP_POS U(5) 37573680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STANDBY_POS U(7) 37673680c23SYann Gautier 377f33b2433SYann Gautier /* HW2 OTP */ 378f33b2433SYann Gautier #define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13) 379f33b2433SYann Gautier 38012e21dfdSLionel Debieve /* NAND OTP */ 38112e21dfdSLionel Debieve /* NAND parameter storage flag */ 38212e21dfdSLionel Debieve #define NAND_PARAM_STORED_IN_OTP BIT(31) 38312e21dfdSLionel Debieve 38412e21dfdSLionel Debieve /* NAND page size in bytes */ 38512e21dfdSLionel Debieve #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 38612e21dfdSLionel Debieve #define NAND_PAGE_SIZE_SHIFT 29 38712e21dfdSLionel Debieve #define NAND_PAGE_SIZE_2K U(0) 38812e21dfdSLionel Debieve #define NAND_PAGE_SIZE_4K U(1) 38912e21dfdSLionel Debieve #define NAND_PAGE_SIZE_8K U(2) 39012e21dfdSLionel Debieve 39112e21dfdSLionel Debieve /* NAND block size in pages */ 39212e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 39312e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_SHIFT 27 39412e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_64_PAGES U(0) 39512e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_128_PAGES U(1) 39612e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_256_PAGES U(2) 39712e21dfdSLionel Debieve 39812e21dfdSLionel Debieve /* NAND number of block (in unit of 256 blocs) */ 39912e21dfdSLionel Debieve #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 40012e21dfdSLionel Debieve #define NAND_BLOCK_NB_SHIFT 19 40112e21dfdSLionel Debieve #define NAND_BLOCK_NB_UNIT U(256) 40212e21dfdSLionel Debieve 40312e21dfdSLionel Debieve /* NAND bus width in bits */ 40412e21dfdSLionel Debieve #define NAND_WIDTH_MASK BIT(18) 40512e21dfdSLionel Debieve #define NAND_WIDTH_SHIFT 18 40612e21dfdSLionel Debieve 40712e21dfdSLionel Debieve /* NAND number of ECC bits per 512 bytes */ 40812e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 40912e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_SHIFT 15 41012e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_UNSET U(0) 41112e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_1_BITS U(1) 41212e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_4_BITS U(2) 41312e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_8_BITS U(3) 41412e21dfdSLionel Debieve #define NAND_ECC_ON_DIE U(4) 41512e21dfdSLionel Debieve 41657044228SLionel Debieve /* NAND number of planes */ 41757044228SLionel Debieve #define NAND_PLANE_BIT_NB_MASK BIT(14) 41857044228SLionel Debieve 419942f6be2SPatrick Delaunay /* UID OTP */ 420942f6be2SPatrick Delaunay #define UID_WORD_NB U(3) 421942f6be2SPatrick Delaunay 42288ef0425SYann Gautier /******************************************************************************* 423e58a53fbSYann Gautier * STM32MP1 TAMP 424e58a53fbSYann Gautier ******************************************************************************/ 425e58a53fbSYann Gautier #define TAMP_BASE U(0x5C00A000) 426e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 427e58a53fbSYann Gautier 428d5dfdeb6SJulius Werner #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 429e58a53fbSYann Gautier static inline uint32_t tamp_bkpr(uint32_t idx) 430e58a53fbSYann Gautier { 431e58a53fbSYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 432e58a53fbSYann Gautier } 433e58a53fbSYann Gautier #endif 434e58a53fbSYann Gautier 435e58a53fbSYann Gautier /******************************************************************************* 436942f6be2SPatrick Delaunay * STM32MP1 USB 437942f6be2SPatrick Delaunay ******************************************************************************/ 438942f6be2SPatrick Delaunay #define USB_OTG_BASE U(0x49000000) 439942f6be2SPatrick Delaunay 440942f6be2SPatrick Delaunay /******************************************************************************* 4414353bb20SYann Gautier * STM32MP1 DDRCTRL 4424353bb20SYann Gautier ******************************************************************************/ 4434353bb20SYann Gautier #define DDRCTRL_BASE U(0x5A003000) 4444353bb20SYann Gautier 4454353bb20SYann Gautier /******************************************************************************* 4464353bb20SYann Gautier * STM32MP1 DDRPHYC 4474353bb20SYann Gautier ******************************************************************************/ 4484353bb20SYann Gautier #define DDRPHYC_BASE U(0x5A004000) 4494353bb20SYann Gautier 4504353bb20SYann Gautier /******************************************************************************* 45173680c23SYann Gautier * STM32MP1 IWDG 45273680c23SYann Gautier ******************************************************************************/ 45373680c23SYann Gautier #define IWDG_MAX_INSTANCE U(2) 45473680c23SYann Gautier #define IWDG1_INST U(0) 45573680c23SYann Gautier #define IWDG2_INST U(1) 45673680c23SYann Gautier 45773680c23SYann Gautier #define IWDG1_BASE U(0x5C003000) 45873680c23SYann Gautier #define IWDG2_BASE U(0x5A002000) 45973680c23SYann Gautier 46073680c23SYann Gautier /******************************************************************************* 4610651b5b7SEtienne Carriere * Miscellaneous STM32MP1 peripherals base address 4624353bb20SYann Gautier ******************************************************************************/ 463ade9ce03SYann Gautier #define BSEC_BASE U(0x5C005000) 4640651b5b7SEtienne Carriere #define CRYP1_BASE U(0x54001000) 46573680c23SYann Gautier #define DBGMCU_BASE U(0x50081000) 4660651b5b7SEtienne Carriere #define HASH1_BASE U(0x54002000) 4670651b5b7SEtienne Carriere #define I2C4_BASE U(0x5C002000) 4680651b5b7SEtienne Carriere #define I2C6_BASE U(0x5c009000) 4690651b5b7SEtienne Carriere #define RNG1_BASE U(0x54003000) 4700651b5b7SEtienne Carriere #define RTC_BASE U(0x5c004000) 4710651b5b7SEtienne Carriere #define SPI6_BASE U(0x5c001000) 472ade9ce03SYann Gautier #define STGEN_BASE U(0x5c008000) 473ade9ce03SYann Gautier #define SYSCFG_BASE U(0x50020000) 47473680c23SYann Gautier 47573680c23SYann Gautier /******************************************************************************* 476bba9fdeeSYann Gautier * REGULATORS 477bba9fdeeSYann Gautier ******************************************************************************/ 478bba9fdeeSYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 479bba9fdeeSYann Gautier #define PLAT_NB_RDEVS U(19) 480967a8e63SPascal Paillet /* 1 FIXED */ 481967a8e63SPascal Paillet #define PLAT_NB_FIXED_REGS U(1) 482bba9fdeeSYann Gautier 483bba9fdeeSYann Gautier /******************************************************************************* 484447b2b13SYann Gautier * Device Tree defines 485447b2b13SYann Gautier ******************************************************************************/ 48610e7a9e9SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp15-bsec" 48706e55dc8SNicolas Le Bayon #define DT_DDR_COMPAT "st,stm32mp1-ddr" 48873680c23SYann Gautier #define DT_IWDG_COMPAT "st,stm32mp1-iwdg" 489*dfbdbd06SNicolas Le Bayon #define DT_NVMEM_LAYOUT_COMPAT "st,stm32-nvmem-layout" 490277d6af5SYann Gautier #define DT_PWR_COMPAT "st,stm32mp1,pwr-reg" 491447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 492447b2b13SYann Gautier 4934353bb20SYann Gautier #endif /* STM32MP1_DEF_H */ 494