14353bb20SYann Gautier /* 22171bd95SPatrick Delaunay * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef STM32MP1_DEF_H 84353bb20SYann Gautier #define STM32MP1_DEF_H 94353bb20SYann Gautier 1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h> 12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h> 1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 164353bb20SYann Gautier 17d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1873680c23SYann Gautier #include <drivers/st/bsec.h> 19e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h> 20e0a8ce5dSYann Gautier 216e6ab282SYann Gautier #include <boot_api.h> 22c9d75b3cSYann Gautier #include <stm32mp_common.h> 23c9d75b3cSYann Gautier #include <stm32mp_dt.h> 24dec286ddSYann Gautier #include <stm32mp1_dbgmcu.h> 256e6ab282SYann Gautier #include <stm32mp1_private.h> 26eafe0eb0SEtienne Carriere #include <stm32mp1_shared_resources.h> 276e6ab282SYann Gautier #endif 286e6ab282SYann Gautier 291d204ee4SYann Gautier #include "stm32mp1_fip_def.h" 301d204ee4SYann Gautier 314353bb20SYann Gautier /******************************************************************************* 32dec286ddSYann Gautier * CHIP ID 33dec286ddSYann Gautier ******************************************************************************/ 3430eea116SYann Gautier #if STM32MP13 3530eea116SYann Gautier #define STM32MP1_CHIP_ID U(0x501) 3630eea116SYann Gautier 3730eea116SYann Gautier #define STM32MP135C_PART_NB U(0x05010000) 3830eea116SYann Gautier #define STM32MP135A_PART_NB U(0x05010001) 3930eea116SYann Gautier #define STM32MP133C_PART_NB U(0x050100C0) 4030eea116SYann Gautier #define STM32MP133A_PART_NB U(0x050100C1) 4130eea116SYann Gautier #define STM32MP131C_PART_NB U(0x050106C8) 4230eea116SYann Gautier #define STM32MP131A_PART_NB U(0x050106C9) 4330eea116SYann Gautier #define STM32MP135F_PART_NB U(0x05010800) 4430eea116SYann Gautier #define STM32MP135D_PART_NB U(0x05010801) 4530eea116SYann Gautier #define STM32MP133F_PART_NB U(0x050108C0) 4630eea116SYann Gautier #define STM32MP133D_PART_NB U(0x050108C1) 4730eea116SYann Gautier #define STM32MP131F_PART_NB U(0x05010EC8) 4830eea116SYann Gautier #define STM32MP131D_PART_NB U(0x05010EC9) 4930eea116SYann Gautier #endif 5030eea116SYann Gautier #if STM32MP15 5192661e01SYann Gautier #define STM32MP1_CHIP_ID U(0x500) 5292661e01SYann Gautier 53dec286ddSYann Gautier #define STM32MP157C_PART_NB U(0x05000000) 54dec286ddSYann Gautier #define STM32MP157A_PART_NB U(0x05000001) 55dec286ddSYann Gautier #define STM32MP153C_PART_NB U(0x05000024) 56dec286ddSYann Gautier #define STM32MP153A_PART_NB U(0x05000025) 57dec286ddSYann Gautier #define STM32MP151C_PART_NB U(0x0500002E) 58dec286ddSYann Gautier #define STM32MP151A_PART_NB U(0x0500002F) 598ccf4954SLionel Debieve #define STM32MP157F_PART_NB U(0x05000080) 608ccf4954SLionel Debieve #define STM32MP157D_PART_NB U(0x05000081) 618ccf4954SLionel Debieve #define STM32MP153F_PART_NB U(0x050000A4) 628ccf4954SLionel Debieve #define STM32MP153D_PART_NB U(0x050000A5) 638ccf4954SLionel Debieve #define STM32MP151F_PART_NB U(0x050000AE) 648ccf4954SLionel Debieve #define STM32MP151D_PART_NB U(0x050000AF) 6530eea116SYann Gautier #endif 66dec286ddSYann Gautier 67dec286ddSYann Gautier #define STM32MP1_REV_B U(0x2000) 68ef0b8a6cSYann Gautier #if STM32MP13 69a3f97f66SYann Gautier #define STM32MP1_REV_Y U(0x1003) 70ef0b8a6cSYann Gautier #define STM32MP1_REV_Z U(0x1001) 71ef0b8a6cSYann Gautier #endif 72ef0b8a6cSYann Gautier #if STM32MP15 73ffb3f277SLionel Debieve #define STM32MP1_REV_Z U(0x2001) 74ef0b8a6cSYann Gautier #endif 75dec286ddSYann Gautier 76dec286ddSYann Gautier /******************************************************************************* 77dec286ddSYann Gautier * PACKAGE ID 78dec286ddSYann Gautier ******************************************************************************/ 7930eea116SYann Gautier #if STM32MP15 80dec286ddSYann Gautier #define PKG_AA_LFBGA448 U(4) 81dec286ddSYann Gautier #define PKG_AB_LFBGA354 U(3) 82dec286ddSYann Gautier #define PKG_AC_TFBGA361 U(2) 83dec286ddSYann Gautier #define PKG_AD_TFBGA257 U(1) 8430eea116SYann Gautier #endif 85dec286ddSYann Gautier 86dec286ddSYann Gautier /******************************************************************************* 874353bb20SYann Gautier * STM32MP1 memory map related constants 884353bb20SYann Gautier ******************************************************************************/ 894bdb1a7aSLionel Debieve #define STM32MP_ROM_BASE U(0x00000000) 904bdb1a7aSLionel Debieve #define STM32MP_ROM_SIZE U(0x00020000) 911697ad8cSYann Gautier #define STM32MP_ROM_SIZE_2MB_ALIGNED U(0x00200000) 924353bb20SYann Gautier 9348ede661SYann Gautier #if STM32MP13 9448ede661SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFE0000) 9548ede661SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00020000) 9648ede661SYann Gautier #define SRAM1_BASE U(0x30000000) 9748ede661SYann Gautier #define SRAM1_SIZE U(0x00004000) 9848ede661SYann Gautier #define SRAM2_BASE U(0x30004000) 9948ede661SYann Gautier #define SRAM2_SIZE U(0x00002000) 10048ede661SYann Gautier #define SRAM3_BASE U(0x30006000) 10148ede661SYann Gautier #define SRAM3_SIZE U(0x00002000) 102a5308745SYann Gautier #define SRAMS_BASE SRAM1_BASE 103a5308745SYann Gautier #define SRAMS_SIZE_2MB_ALIGNED U(0x00200000) 10448ede661SYann Gautier #endif /* STM32MP13 */ 10548ede661SYann Gautier #if STM32MP15 1063f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 1073f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 10848ede661SYann Gautier #endif /* STM32MP15 */ 1094353bb20SYann Gautier 1100754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE 1110754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \ 1120754143aSEtienne Carriere STM32MP_SYSRAM_SIZE - \ 1130754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 1140754143aSEtienne Carriere 115fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE 116fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE 117fdaaaeb4SEtienne Carriere 1180754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE 1190754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \ 1200754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 1210754143aSEtienne Carriere 1224353bb20SYann Gautier /* DDR configuration */ 1233f9c9784SYann Gautier #define STM32MP_DDR_BASE U(0xC0000000) 1243f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 1254353bb20SYann Gautier 1264353bb20SYann Gautier /* DDR power initializations */ 127d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1284353bb20SYann Gautier enum ddr_type { 1294353bb20SYann Gautier STM32MP_DDR3, 1304353bb20SYann Gautier STM32MP_LPDDR2, 1314b549b21SYann Gautier STM32MP_LPDDR3 1324353bb20SYann Gautier }; 1334353bb20SYann Gautier #endif 1344353bb20SYann Gautier 1354353bb20SYann Gautier /* Section used inside TF binaries */ 136a5308745SYann Gautier #if STM32MP13 137a5308745SYann Gautier /* 512 Octets reserved for header */ 138a5308745SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x200) 139a5308745SYann Gautier 140a5308745SYann Gautier #define STM32MP_BINARY_BASE STM32MP_SEC_SYSRAM_BASE 141a5308745SYann Gautier 142a5308745SYann Gautier #define STM32MP_BINARY_SIZE STM32MP_SEC_SYSRAM_SIZE 143a5308745SYann Gautier #endif 144a5308745SYann Gautier #if STM32MP15 145e98f594aSNicolas Le Bayon #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 1464353bb20SYann Gautier /* 256 Octets reserved for header */ 1473f9c9784SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000100) 1488be574bfSYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 1498be574bfSYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 1504353bb20SYann Gautier 1510754143aSEtienne Carriere #define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \ 1523f9c9784SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 1533f9c9784SYann Gautier STM32MP_HEADER_SIZE) 1544353bb20SYann Gautier 1550754143aSEtienne Carriere #define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \ 1563f9c9784SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 1573f9c9784SYann Gautier STM32MP_HEADER_SIZE)) 158a5308745SYann Gautier #endif 1594353bb20SYann Gautier 160ac1b24d5SYann Gautier /* BL2 and BL32/sp_min require finer granularity tables */ 161ac1b24d5SYann Gautier #if defined(IMAGE_BL2) 162ac1b24d5SYann Gautier #define MAX_XLAT_TABLES U(2) /* 8 KB for mapping */ 163ac1b24d5SYann Gautier #endif 164ac1b24d5SYann Gautier 165ac1b24d5SYann Gautier #if defined(IMAGE_BL32) 166e98f594aSNicolas Le Bayon #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 167ac1b24d5SYann Gautier #endif 1684353bb20SYann Gautier 1694353bb20SYann Gautier /* 1704353bb20SYann Gautier * MAX_MMAP_REGIONS is usually: 1714353bb20SYann Gautier * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 1724353bb20SYann Gautier */ 173964dfee1SYann Gautier #if defined(IMAGE_BL2) 174ac1b24d5SYann Gautier #if STM32MP_USB_PROGRAMMER 175ac1b24d5SYann Gautier #define MAX_MMAP_REGIONS 8 176ac1b24d5SYann Gautier #else 177ac1b24d5SYann Gautier #define MAX_MMAP_REGIONS 7 178ac1b24d5SYann Gautier #endif 179964dfee1SYann Gautier #endif 1804353bb20SYann Gautier 18110f6dc78SPatrick Delaunay #if STM32MP13 18210f6dc78SPatrick Delaunay #define STM32MP_BL33_BASE STM32MP_DDR_BASE 18310f6dc78SPatrick Delaunay #endif 18410f6dc78SPatrick Delaunay #if STM32MP15 1853f9c9784SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 18610f6dc78SPatrick Delaunay #endif 1871d204ee4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 1884353bb20SYann Gautier 18912e21dfdSLionel Debieve /* Define maximum page size for NAND devices */ 19012e21dfdSLionel Debieve #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000) 19112e21dfdSLionel Debieve 1929ee2510bSLionel Debieve /* Define location for the MTD scratch buffer */ 1939ee2510bSLionel Debieve #if STM32MP13 1949ee2510bSLionel Debieve #define STM32MP_MTD_BUFFER (SRAM1_BASE + \ 1959ee2510bSLionel Debieve SRAM1_SIZE - \ 1969ee2510bSLionel Debieve PLATFORM_MTD_MAX_PAGE_SIZE) 1979ee2510bSLionel Debieve #endif 198b4939befSYann Gautier 19912e21dfdSLionel Debieve /******************************************************************************* 2004353bb20SYann Gautier * STM32MP1 device/io map related constants (used for MMU) 2014353bb20SYann Gautier ******************************************************************************/ 2024353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE U(0x40000000) 2034353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE U(0x40000000) 2044353bb20SYann Gautier 2054353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE U(0x80000000) 2064353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE U(0x40000000) 2074353bb20SYann Gautier 2084353bb20SYann Gautier /******************************************************************************* 2094353bb20SYann Gautier * STM32MP1 RCC 2104353bb20SYann Gautier ******************************************************************************/ 2114353bb20SYann Gautier #define RCC_BASE U(0x50000000) 2124353bb20SYann Gautier 2134353bb20SYann Gautier /******************************************************************************* 2144353bb20SYann Gautier * STM32MP1 PWR 2154353bb20SYann Gautier ******************************************************************************/ 2164353bb20SYann Gautier #define PWR_BASE U(0x50001000) 2174353bb20SYann Gautier 2184353bb20SYann Gautier /******************************************************************************* 2191fc2130cSYann Gautier * STM32MP1 GPIO 2201fc2130cSYann Gautier ******************************************************************************/ 2211fc2130cSYann Gautier #define GPIOA_BASE U(0x50002000) 2221fc2130cSYann Gautier #define GPIOB_BASE U(0x50003000) 2231fc2130cSYann Gautier #define GPIOC_BASE U(0x50004000) 2241fc2130cSYann Gautier #define GPIOD_BASE U(0x50005000) 2251fc2130cSYann Gautier #define GPIOE_BASE U(0x50006000) 2261fc2130cSYann Gautier #define GPIOF_BASE U(0x50007000) 2271fc2130cSYann Gautier #define GPIOG_BASE U(0x50008000) 2281fc2130cSYann Gautier #define GPIOH_BASE U(0x50009000) 2291fc2130cSYann Gautier #define GPIOI_BASE U(0x5000A000) 230111a384cSYann Gautier #if STM32MP15 2311fc2130cSYann Gautier #define GPIOJ_BASE U(0x5000B000) 2321fc2130cSYann Gautier #define GPIOK_BASE U(0x5000C000) 2331fc2130cSYann Gautier #define GPIOZ_BASE U(0x54004000) 234111a384cSYann Gautier #endif 2351fc2130cSYann Gautier #define GPIO_BANK_OFFSET U(0x1000) 2361fc2130cSYann Gautier 2371fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */ 2381fc2130cSYann Gautier #define GPIO_BANK_A U(0) 2391fc2130cSYann Gautier #define GPIO_BANK_B U(1) 2401fc2130cSYann Gautier #define GPIO_BANK_C U(2) 2411fc2130cSYann Gautier #define GPIO_BANK_D U(3) 2421fc2130cSYann Gautier #define GPIO_BANK_E U(4) 2431fc2130cSYann Gautier #define GPIO_BANK_F U(5) 2441fc2130cSYann Gautier #define GPIO_BANK_G U(6) 2451fc2130cSYann Gautier #define GPIO_BANK_H U(7) 2461fc2130cSYann Gautier #define GPIO_BANK_I U(8) 247111a384cSYann Gautier #if STM32MP15 2481fc2130cSYann Gautier #define GPIO_BANK_J U(9) 2491fc2130cSYann Gautier #define GPIO_BANK_K U(10) 2501fc2130cSYann Gautier #define GPIO_BANK_Z U(25) 2511fc2130cSYann Gautier 2521fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 253111a384cSYann Gautier #endif 2541fc2130cSYann Gautier 2551fc2130cSYann Gautier /******************************************************************************* 2564353bb20SYann Gautier * STM32MP1 UART 2574353bb20SYann Gautier ******************************************************************************/ 258de1ab9feSYann Gautier #if STM32MP13 259de1ab9feSYann Gautier #define USART1_BASE U(0x4C000000) 260de1ab9feSYann Gautier #define USART2_BASE U(0x4C001000) 261de1ab9feSYann Gautier #endif 262de1ab9feSYann Gautier #if STM32MP15 2634353bb20SYann Gautier #define USART1_BASE U(0x5C000000) 2644353bb20SYann Gautier #define USART2_BASE U(0x4000E000) 265de1ab9feSYann Gautier #endif 2664353bb20SYann Gautier #define USART3_BASE U(0x4000F000) 2674353bb20SYann Gautier #define UART4_BASE U(0x40010000) 2684353bb20SYann Gautier #define UART5_BASE U(0x40011000) 2694353bb20SYann Gautier #define USART6_BASE U(0x44003000) 2704353bb20SYann Gautier #define UART7_BASE U(0x40018000) 2714353bb20SYann Gautier #define UART8_BASE U(0x40019000) 2721fc2130cSYann Gautier 2731fc2130cSYann Gautier /* For UART crash console */ 2743f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE UART4_BASE 2759be88e75SGabriel Fernandez #if STM32MP13 2769be88e75SGabriel Fernandez /* UART4 on HSI@64MHz, TX on GPIOF12 Alternate 8 (Disco board) */ 2779be88e75SGabriel Fernandez #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 2789be88e75SGabriel Fernandez #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOD_BASE 2799be88e75SGabriel Fernandez #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_S_AHB4ENSETR 2809be88e75SGabriel Fernandez #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_S_AHB4ENSETR_GPIODEN 2819be88e75SGabriel Fernandez #define DEBUG_UART_TX_GPIO_PORT 6 2829be88e75SGabriel Fernandez #define DEBUG_UART_TX_GPIO_ALTERNATE 8 2839be88e75SGabriel Fernandez #define DEBUG_UART_TX_CLKSRC_REG RCC_UART4CKSELR 2849be88e75SGabriel Fernandez #define DEBUG_UART_TX_CLKSRC RCC_UART4CKSELR_HSI 2859be88e75SGabriel Fernandez #endif /* STM32MP13 */ 2869be88e75SGabriel Fernandez #if STM32MP15 2871fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 2883f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 2891fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 2901fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 2911fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 2921fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT 11 2931fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 2941fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 2951fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 2969be88e75SGabriel Fernandez #endif /* STM32MP15 */ 2971fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 2981fc2130cSYann Gautier #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 299b38e2ed2SYann Gautier #define DEBUG_UART_RST_REG RCC_APB1RSTSETR 300b38e2ed2SYann Gautier #define DEBUG_UART_RST_BIT RCC_APB1RSTSETR_UART4RST 3014353bb20SYann Gautier 3024353bb20SYann Gautier /******************************************************************************* 3037b3a46f0SEtienne Carriere * STM32MP1 ETZPC 3047b3a46f0SEtienne Carriere ******************************************************************************/ 3057b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BASE U(0x5C007000) 3067b3a46f0SEtienne Carriere 3077b3a46f0SEtienne Carriere /* ETZPC TZMA IDs */ 3087b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ROM U(0) 3097b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_SYSRAM U(1) 3107b3a46f0SEtienne Carriere 3117b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0) 3127b3a46f0SEtienne Carriere 3137b3a46f0SEtienne Carriere /* ETZPC DECPROT IDs */ 3147b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_STGENC_ID 0 3157b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BKPSRAM_ID 1 3167b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_IWDG1_ID 2 3177b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART1_ID 3 3187b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI6_ID 4 3197b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C4_ID 5 3207b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG1_ID 7 3217b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH1_ID 8 3227b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP1_ID 9 3237b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRCTRL_ID 10 3247b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRPHYC_ID 11 3257b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C6_ID 12 3267b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SEC_ID_LIMIT 13 3277b3a46f0SEtienne Carriere 3287b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM2_ID 16 3297b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM3_ID 17 3307b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM4_ID 18 3317b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM5_ID 19 3327b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM6_ID 20 3337b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM7_ID 21 3347b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM12_ID 22 3357b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM13_ID 23 3367b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM14_ID 24 3377b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM1_ID 25 3387b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_WWDG1_ID 26 3397b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI2_ID 27 3407b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI3_ID 28 3417b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPDIFRX_ID 29 3427b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART2_ID 30 3437b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART3_ID 31 3447b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART4_ID 32 3457b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART5_ID 33 3467b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C1_ID 34 3477b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C2_ID 35 3487b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C3_ID 36 3497b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C5_ID 37 3507b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CEC_ID 38 3517b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DAC_ID 39 3527b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART7_ID 40 3537b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART8_ID 41 3547b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_MDIOS_ID 44 3557b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM1_ID 48 3567b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM8_ID 49 3577b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART6_ID 51 3587b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI1_ID 52 3597b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI4_ID 53 3607b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM15_ID 54 3617b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM16_ID 55 3627b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM17_ID 56 3637b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI5_ID 57 3647b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI1_ID 58 3657b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI2_ID 59 3667b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI3_ID 60 3677b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DFSDM_ID 61 3687b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TT_FDCAN_ID 62 3697b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM2_ID 64 3707b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM3_ID 65 3717b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM4_ID 66 3727b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM5_ID 67 3737b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI4_ID 68 3747b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_VREFBUF_ID 69 3757b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DCMI_ID 70 3767b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRC2_ID 71 3777b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ADC_ID 72 3787b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH2_ID 73 3797b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG2_ID 74 3807b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP2_ID 75 3817b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM1_ID 80 3827b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM2_ID 81 3837b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM3_ID 82 3847b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM4_ID 83 3857b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RETRAM_ID 84 3867b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_OTG_ID 85 3877b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SDMMC3_ID 86 3887b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBSD3_ID 87 3897b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA1_ID 88 3907b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA2_ID 89 3917b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMAMUX_ID 90 3927b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_FMC_ID 91 3937b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_QSPI_ID 92 3947b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBQ_ID 93 3957b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ETH_ID 94 3967b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RSV_ID 95 3977b3a46f0SEtienne Carriere 3987b3a46f0SEtienne Carriere #define STM32MP_ETZPC_MAX_ID 96 3997b3a46f0SEtienne Carriere 4007b3a46f0SEtienne Carriere /******************************************************************************* 4014353bb20SYann Gautier * STM32MP1 TZC (TZ400) 4024353bb20SYann Gautier ******************************************************************************/ 4034353bb20SYann Gautier #define STM32MP1_TZC_BASE U(0x5C006000) 4044353bb20SYann Gautier 405b7d0058aSYann Gautier #if STM32MP13 406b7d0058aSYann Gautier #define STM32MP1_FILTER_BIT_ALL TZC_400_REGION_ATTR_FILTER_BIT(0) 407b7d0058aSYann Gautier #endif 408b7d0058aSYann Gautier #if STM32MP15 4091e80c498SYann Gautier #define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \ 4101e80c498SYann Gautier TZC_400_REGION_ATTR_FILTER_BIT(1)) 411b7d0058aSYann Gautier #endif 4124353bb20SYann Gautier 4134353bb20SYann Gautier /******************************************************************************* 4144353bb20SYann Gautier * STM32MP1 SDMMC 4154353bb20SYann Gautier ******************************************************************************/ 4163f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE U(0x58005000) 4173f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE U(0x58007000) 4183f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48004000) 4194353bb20SYann Gautier 4204353bb20SYann Gautier /******************************************************************************* 42188ef0425SYann Gautier * STM32MP1 BSEC / OTP 42288ef0425SYann Gautier ******************************************************************************/ 42388ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID 0x5FU 42488ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START 0x20U 42588ef0425SYann Gautier 42688ef0425SYann Gautier #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 42788ef0425SYann Gautier 428ae3ce8b2SLionel Debieve /* OTP labels */ 429ae3ce8b2SLionel Debieve #define CFG0_OTP "cfg0_otp" 430ae3ce8b2SLionel Debieve #define PART_NUMBER_OTP "part_number_otp" 43130eea116SYann Gautier #if STM32MP15 432ae3ce8b2SLionel Debieve #define PACKAGE_OTP "package_otp" 43330eea116SYann Gautier #endif 434ae3ce8b2SLionel Debieve #define HW2_OTP "hw2_otp" 435d3434dcaSYann Gautier #if STM32MP13 436d3434dcaSYann Gautier #define NAND_OTP "cfg9_otp" 437d3434dcaSYann Gautier #define NAND2_OTP "cfg10_otp" 438d3434dcaSYann Gautier #endif 439d3434dcaSYann Gautier #if STM32MP15 440ae3ce8b2SLionel Debieve #define NAND_OTP "nand_otp" 441d3434dcaSYann Gautier #endif 442f5a3688bSYann Gautier #define MONOTONIC_OTP "monotonic_otp" 443ae3ce8b2SLionel Debieve #define UID_OTP "uid_otp" 444beb625f9SLionel Debieve #define PKH_OTP "pkh_otp" 445cd791164SLionel Debieve #define ENCKEY_OTP "enckey_otp" 446ae3ce8b2SLionel Debieve #define BOARD_ID_OTP "board_id" 44788ef0425SYann Gautier 44888ef0425SYann Gautier /* OTP mask */ 449ae3ce8b2SLionel Debieve /* CFG0 */ 4501c37d0c1SNicolas Le Bayon #if STM32MP13 4511c37d0c1SNicolas Le Bayon #define CFG0_OTP_MODE_MASK GENMASK_32(9, 0) 4521c37d0c1SNicolas Le Bayon #define CFG0_OTP_MODE_SHIFT 0 4531c37d0c1SNicolas Le Bayon #define CFG0_OPEN_DEVICE 0x17U 4541c37d0c1SNicolas Le Bayon #define CFG0_CLOSED_DEVICE 0x3FU 4551c37d0c1SNicolas Le Bayon #define CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN 0x17FU 4561c37d0c1SNicolas Le Bayon #define CFG0_CLOSED_DEVICE_NO_JTAG 0x3FFU 4571c37d0c1SNicolas Le Bayon #endif 4581c37d0c1SNicolas Le Bayon #if STM32MP15 459ae3ce8b2SLionel Debieve #define CFG0_CLOSED_DEVICE BIT(6) 4601c37d0c1SNicolas Le Bayon #endif 46188ef0425SYann Gautier 462dec286ddSYann Gautier /* PART NUMBER */ 46330eea116SYann Gautier #if STM32MP13 46430eea116SYann Gautier #define PART_NUMBER_OTP_PART_MASK GENMASK_32(11, 0) 46530eea116SYann Gautier #endif 46630eea116SYann Gautier #if STM32MP15 467dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0) 46830eea116SYann Gautier #endif 469dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_SHIFT 0 470dec286ddSYann Gautier 471dec286ddSYann Gautier /* PACKAGE */ 47230eea116SYann Gautier #if STM32MP15 473dec286ddSYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27) 474dec286ddSYann Gautier #define PACKAGE_OTP_PKG_SHIFT 27 47530eea116SYann Gautier #endif 476dec286ddSYann Gautier 47773680c23SYann Gautier /* IWDG OTP */ 47873680c23SYann Gautier #define HW2_OTP_IWDG_HW_POS U(3) 47973680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STOP_POS U(5) 48073680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STANDBY_POS U(7) 48173680c23SYann Gautier 482f33b2433SYann Gautier /* HW2 OTP */ 483f33b2433SYann Gautier #define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13) 484f33b2433SYann Gautier 48512e21dfdSLionel Debieve /* NAND OTP */ 48612e21dfdSLionel Debieve /* NAND parameter storage flag */ 48712e21dfdSLionel Debieve #define NAND_PARAM_STORED_IN_OTP BIT(31) 48812e21dfdSLionel Debieve 48912e21dfdSLionel Debieve /* NAND page size in bytes */ 49012e21dfdSLionel Debieve #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 49112e21dfdSLionel Debieve #define NAND_PAGE_SIZE_SHIFT 29 49212e21dfdSLionel Debieve #define NAND_PAGE_SIZE_2K U(0) 49312e21dfdSLionel Debieve #define NAND_PAGE_SIZE_4K U(1) 49412e21dfdSLionel Debieve #define NAND_PAGE_SIZE_8K U(2) 49512e21dfdSLionel Debieve 49612e21dfdSLionel Debieve /* NAND block size in pages */ 49712e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 49812e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_SHIFT 27 49912e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_64_PAGES U(0) 50012e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_128_PAGES U(1) 50112e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_256_PAGES U(2) 50212e21dfdSLionel Debieve 503d3434dcaSYann Gautier /* NAND number of block (in unit of 256 blocks) */ 50412e21dfdSLionel Debieve #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 50512e21dfdSLionel Debieve #define NAND_BLOCK_NB_SHIFT 19 50612e21dfdSLionel Debieve #define NAND_BLOCK_NB_UNIT U(256) 50712e21dfdSLionel Debieve 50812e21dfdSLionel Debieve /* NAND bus width in bits */ 50912e21dfdSLionel Debieve #define NAND_WIDTH_MASK BIT(18) 51012e21dfdSLionel Debieve #define NAND_WIDTH_SHIFT 18 51112e21dfdSLionel Debieve 51212e21dfdSLionel Debieve /* NAND number of ECC bits per 512 bytes */ 51312e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 51412e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_SHIFT 15 51512e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_UNSET U(0) 51612e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_1_BITS U(1) 51712e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_4_BITS U(2) 51812e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_8_BITS U(3) 51912e21dfdSLionel Debieve #define NAND_ECC_ON_DIE U(4) 52012e21dfdSLionel Debieve 52157044228SLionel Debieve /* NAND number of planes */ 52257044228SLionel Debieve #define NAND_PLANE_BIT_NB_MASK BIT(14) 52357044228SLionel Debieve 524d3434dcaSYann Gautier /* NAND2 OTP */ 525d3434dcaSYann Gautier #define NAND2_PAGE_SIZE_SHIFT 16 526d3434dcaSYann Gautier 527d3434dcaSYann Gautier /* NAND2 config distribution */ 528d3434dcaSYann Gautier #define NAND2_CONFIG_DISTRIB BIT(0) 529d3434dcaSYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1 U(0) 530d3434dcaSYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2 U(1) 531d3434dcaSYann Gautier 532f5a3688bSYann Gautier /* MONOTONIC OTP */ 533f5a3688bSYann Gautier #define MAX_MONOTONIC_VALUE 32 534f5a3688bSYann Gautier 535942f6be2SPatrick Delaunay /* UID OTP */ 536942f6be2SPatrick Delaunay #define UID_WORD_NB U(3) 537942f6be2SPatrick Delaunay 53888ef0425SYann Gautier /******************************************************************************* 539e58a53fbSYann Gautier * STM32MP1 TAMP 540e58a53fbSYann Gautier ******************************************************************************/ 541e58a53fbSYann Gautier #define TAMP_BASE U(0x5C00A000) 542e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 543d8da13e5SYann Gautier #define TAMP_BKP_REG_CLK RTCAPB 544beb625f9SLionel Debieve #define TAMP_COUNTR U(0x40) 545e58a53fbSYann Gautier 546d5dfdeb6SJulius Werner #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 547c870188dSNicolas Toromanoff static inline uintptr_t tamp_bkpr(uint32_t idx) 548e58a53fbSYann Gautier { 549e58a53fbSYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 550e58a53fbSYann Gautier } 551e58a53fbSYann Gautier #endif 552e58a53fbSYann Gautier 553e58a53fbSYann Gautier /******************************************************************************* 554942f6be2SPatrick Delaunay * STM32MP1 USB 555942f6be2SPatrick Delaunay ******************************************************************************/ 556942f6be2SPatrick Delaunay #define USB_OTG_BASE U(0x49000000) 557942f6be2SPatrick Delaunay 558942f6be2SPatrick Delaunay /******************************************************************************* 5594353bb20SYann Gautier * STM32MP1 DDRCTRL 5604353bb20SYann Gautier ******************************************************************************/ 5614353bb20SYann Gautier #define DDRCTRL_BASE U(0x5A003000) 5624353bb20SYann Gautier 5634353bb20SYann Gautier /******************************************************************************* 5644353bb20SYann Gautier * STM32MP1 DDRPHYC 5654353bb20SYann Gautier ******************************************************************************/ 5664353bb20SYann Gautier #define DDRPHYC_BASE U(0x5A004000) 5674353bb20SYann Gautier 5684353bb20SYann Gautier /******************************************************************************* 56973680c23SYann Gautier * STM32MP1 IWDG 57073680c23SYann Gautier ******************************************************************************/ 57173680c23SYann Gautier #define IWDG_MAX_INSTANCE U(2) 57273680c23SYann Gautier #define IWDG1_INST U(0) 57373680c23SYann Gautier #define IWDG2_INST U(1) 57473680c23SYann Gautier 57573680c23SYann Gautier #define IWDG1_BASE U(0x5C003000) 57673680c23SYann Gautier #define IWDG2_BASE U(0x5A002000) 57773680c23SYann Gautier 57873680c23SYann Gautier /******************************************************************************* 5790651b5b7SEtienne Carriere * Miscellaneous STM32MP1 peripherals base address 5804353bb20SYann Gautier ******************************************************************************/ 581ade9ce03SYann Gautier #define BSEC_BASE U(0x5C005000) 58252ac9983SYann Gautier #if STM32MP13 58352ac9983SYann Gautier #define CRYP_BASE U(0x54002000) 58452ac9983SYann Gautier #endif 58552ac9983SYann Gautier #if STM32MP15 5860651b5b7SEtienne Carriere #define CRYP1_BASE U(0x54001000) 58752ac9983SYann Gautier #endif 58873680c23SYann Gautier #define DBGMCU_BASE U(0x50081000) 58952ac9983SYann Gautier #if STM32MP13 59052ac9983SYann Gautier #define HASH_BASE U(0x54003000) 59152ac9983SYann Gautier #endif 59252ac9983SYann Gautier #if STM32MP15 5930651b5b7SEtienne Carriere #define HASH1_BASE U(0x54002000) 59452ac9983SYann Gautier #endif 59552ac9983SYann Gautier #if STM32MP13 59652ac9983SYann Gautier #define I2C3_BASE U(0x4C004000) 59752ac9983SYann Gautier #define I2C4_BASE U(0x4C005000) 59852ac9983SYann Gautier #define I2C5_BASE U(0x4C006000) 59952ac9983SYann Gautier #endif 60052ac9983SYann Gautier #if STM32MP15 6010651b5b7SEtienne Carriere #define I2C4_BASE U(0x5C002000) 6020651b5b7SEtienne Carriere #define I2C6_BASE U(0x5c009000) 60352ac9983SYann Gautier #endif 60452ac9983SYann Gautier #if STM32MP13 60552ac9983SYann Gautier #define RNG_BASE U(0x54004000) 60652ac9983SYann Gautier #endif 60752ac9983SYann Gautier #if STM32MP15 6080651b5b7SEtienne Carriere #define RNG1_BASE U(0x54003000) 60952ac9983SYann Gautier #endif 6100651b5b7SEtienne Carriere #define RTC_BASE U(0x5c004000) 61152ac9983SYann Gautier #if STM32MP13 61252ac9983SYann Gautier #define SPI4_BASE U(0x4C002000) 61352ac9983SYann Gautier #define SPI5_BASE U(0x4C003000) 61452ac9983SYann Gautier #endif 61552ac9983SYann Gautier #if STM32MP15 6160651b5b7SEtienne Carriere #define SPI6_BASE U(0x5c001000) 61752ac9983SYann Gautier #endif 618ade9ce03SYann Gautier #define STGEN_BASE U(0x5c008000) 619ade9ce03SYann Gautier #define SYSCFG_BASE U(0x50020000) 62073680c23SYann Gautier 62173680c23SYann Gautier /******************************************************************************* 62252ac9983SYann Gautier * STM32MP13 SAES 62352ac9983SYann Gautier ******************************************************************************/ 62452ac9983SYann Gautier #define SAES_BASE U(0x54005000) 62552ac9983SYann Gautier 62652ac9983SYann Gautier /******************************************************************************* 62752ac9983SYann Gautier * STM32MP13 PKA 62852ac9983SYann Gautier ******************************************************************************/ 62952ac9983SYann Gautier #define PKA_BASE U(0x54006000) 63052ac9983SYann Gautier 63152ac9983SYann Gautier /******************************************************************************* 632bba9fdeeSYann Gautier * REGULATORS 633bba9fdeeSYann Gautier ******************************************************************************/ 634bba9fdeeSYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 635bba9fdeeSYann Gautier #define PLAT_NB_RDEVS U(19) 636225ce482SLionel Debieve /* 2 FIXED */ 637*cff2b114SPascal Paillet #define PLAT_NB_FIXED_REGUS U(2) 638bba9fdeeSYann Gautier 639bba9fdeeSYann Gautier /******************************************************************************* 640447b2b13SYann Gautier * Device Tree defines 641447b2b13SYann Gautier ******************************************************************************/ 642e6fddbc9SNicolas Le Bayon #if STM32MP13 6432171bd95SPatrick Delaunay #define DT_BSEC_COMPAT "st,stm32mp13-bsec" 644e6fddbc9SNicolas Le Bayon #define DT_DDR_COMPAT "st,stm32mp13-ddr" 645e6fddbc9SNicolas Le Bayon #endif 646e6fddbc9SNicolas Le Bayon #if STM32MP15 6472171bd95SPatrick Delaunay #define DT_BSEC_COMPAT "st,stm32mp15-bsec" 64806e55dc8SNicolas Le Bayon #define DT_DDR_COMPAT "st,stm32mp1-ddr" 649e6fddbc9SNicolas Le Bayon #endif 65073680c23SYann Gautier #define DT_IWDG_COMPAT "st,stm32mp1-iwdg" 651277d6af5SYann Gautier #define DT_PWR_COMPAT "st,stm32mp1,pwr-reg" 6529be88e75SGabriel Fernandez #if STM32MP13 6539be88e75SGabriel Fernandez #define DT_RCC_CLK_COMPAT "st,stm32mp13-rcc" 6549be88e75SGabriel Fernandez #define DT_RCC_SEC_CLK_COMPAT "st,stm32mp13-rcc-secure" 6559be88e75SGabriel Fernandez #endif 6569be88e75SGabriel Fernandez #if STM32MP15 657447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 658812daf91SLionel Debieve #define DT_RCC_SEC_CLK_COMPAT "st,stm32mp1-rcc-secure" 6599be88e75SGabriel Fernandez #endif 6603331d363SYann Gautier #define DT_SDMMC2_COMPAT "st,stm32-sdmmc2" 6617d197d62SPatrick Delaunay #define DT_UART_COMPAT "st,stm32h7-uart" 662447b2b13SYann Gautier 6634353bb20SYann Gautier #endif /* STM32MP1_DEF_H */ 664