14353bb20SYann Gautier /* 24353bb20SYann Gautier * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef STM32MP1_DEF_H 84353bb20SYann Gautier #define STM32MP1_DEF_H 94353bb20SYann Gautier 104353bb20SYann Gautier #include <tbbr_img_def.h> 114353bb20SYann Gautier #include <utils_def.h> 124353bb20SYann Gautier #include <xlat_tables_defs.h> 134353bb20SYann Gautier 144353bb20SYann Gautier /******************************************************************************* 154353bb20SYann Gautier * STM32MP1 memory map related constants 164353bb20SYann Gautier ******************************************************************************/ 174353bb20SYann Gautier 184353bb20SYann Gautier #define STM32MP1_SRAM_BASE U(0x2FFC0000) 194353bb20SYann Gautier #define STM32MP1_SRAM_SIZE U(0x00040000) 204353bb20SYann Gautier 214353bb20SYann Gautier /* DDR configuration */ 224353bb20SYann Gautier #define STM32MP1_DDR_BASE U(0xC0000000) 234353bb20SYann Gautier #define STM32MP1_DDR_SIZE_DFLT U(0x20000000) /* 512 MB */ 244353bb20SYann Gautier #define STM32MP1_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 254353bb20SYann Gautier #define STM32MP1_DDR_SPEED_DFLT 528 264353bb20SYann Gautier 274353bb20SYann Gautier /* DDR power initializations */ 284353bb20SYann Gautier #ifndef __ASSEMBLY__ 294353bb20SYann Gautier enum ddr_type { 304353bb20SYann Gautier STM32MP_DDR3, 314353bb20SYann Gautier STM32MP_LPDDR2, 324353bb20SYann Gautier }; 334353bb20SYann Gautier #endif 344353bb20SYann Gautier 354353bb20SYann Gautier /* Section used inside TF binaries */ 364353bb20SYann Gautier #define STM32MP1_PARAM_LOAD_SIZE U(0x00002400) /* 9 Ko for param */ 374353bb20SYann Gautier /* 256 Octets reserved for header */ 384353bb20SYann Gautier #define STM32MP1_HEADER_SIZE U(0x00000100) 394353bb20SYann Gautier 404353bb20SYann Gautier #define STM32MP1_BINARY_BASE (STM32MP1_SRAM_BASE + \ 414353bb20SYann Gautier STM32MP1_PARAM_LOAD_SIZE + \ 424353bb20SYann Gautier STM32MP1_HEADER_SIZE) 434353bb20SYann Gautier 444353bb20SYann Gautier #define STM32MP1_BINARY_SIZE (STM32MP1_SRAM_SIZE - \ 454353bb20SYann Gautier (STM32MP1_PARAM_LOAD_SIZE + \ 464353bb20SYann Gautier STM32MP1_HEADER_SIZE)) 474353bb20SYann Gautier 484353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED 494353bb20SYann Gautier #define STM32MP1_BL32_SIZE U(0x00012000) /* 72 Ko for BL32 */ 504353bb20SYann Gautier #else 514353bb20SYann Gautier #define STM32MP1_BL32_SIZE U(0x00011000) /* 68 Ko for BL32 */ 524353bb20SYann Gautier #endif 534353bb20SYann Gautier 544353bb20SYann Gautier #define STM32MP1_BL32_BASE (STM32MP1_SRAM_BASE + \ 554353bb20SYann Gautier STM32MP1_SRAM_SIZE - \ 564353bb20SYann Gautier STM32MP1_BL32_SIZE) 574353bb20SYann Gautier 584353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED 594353bb20SYann Gautier #define STM32MP1_BL2_SIZE U(0x00015000) /* 84 Ko for BL2 */ 604353bb20SYann Gautier #else 614353bb20SYann Gautier #define STM32MP1_BL2_SIZE U(0x00013000) /* 76 Ko for BL2 */ 624353bb20SYann Gautier #endif 634353bb20SYann Gautier 644353bb20SYann Gautier #define STM32MP1_BL2_BASE (STM32MP1_BL32_BASE - \ 654353bb20SYann Gautier STM32MP1_BL2_SIZE) 664353bb20SYann Gautier 674353bb20SYann Gautier /* BL2 and BL32/sp_min require 5 tables */ 684353bb20SYann Gautier #define MAX_XLAT_TABLES 5 694353bb20SYann Gautier 704353bb20SYann Gautier /* 714353bb20SYann Gautier * MAX_MMAP_REGIONS is usually: 724353bb20SYann Gautier * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 734353bb20SYann Gautier */ 74964dfee1SYann Gautier #if defined(IMAGE_BL2) 754353bb20SYann Gautier #define MAX_MMAP_REGIONS 11 76964dfee1SYann Gautier #endif 77964dfee1SYann Gautier #if defined(IMAGE_BL32) 78964dfee1SYann Gautier #define MAX_MMAP_REGIONS 6 79964dfee1SYann Gautier #endif 804353bb20SYann Gautier 814353bb20SYann Gautier /* DTB initialization value */ 824353bb20SYann Gautier #define STM32MP1_DTB_SIZE U(0x00004000) /* 16Ko for DTB */ 834353bb20SYann Gautier 844353bb20SYann Gautier #define STM32MP1_DTB_BASE (STM32MP1_BL2_BASE - \ 854353bb20SYann Gautier STM32MP1_DTB_SIZE) 864353bb20SYann Gautier 874353bb20SYann Gautier #define STM32MP1_BL33_BASE (STM32MP1_DDR_BASE + U(0x100000)) 884353bb20SYann Gautier 894353bb20SYann Gautier /******************************************************************************* 904353bb20SYann Gautier * STM32MP1 device/io map related constants (used for MMU) 914353bb20SYann Gautier ******************************************************************************/ 924353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE U(0x40000000) 934353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE U(0x40000000) 944353bb20SYann Gautier 954353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE U(0x80000000) 964353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE U(0x40000000) 974353bb20SYann Gautier 984353bb20SYann Gautier /******************************************************************************* 994353bb20SYann Gautier * STM32MP1 RCC 1004353bb20SYann Gautier ******************************************************************************/ 1014353bb20SYann Gautier #define RCC_BASE U(0x50000000) 1024353bb20SYann Gautier 1034353bb20SYann Gautier /******************************************************************************* 1044353bb20SYann Gautier * STM32MP1 PWR 1054353bb20SYann Gautier ******************************************************************************/ 1064353bb20SYann Gautier #define PWR_BASE U(0x50001000) 1074353bb20SYann Gautier 1084353bb20SYann Gautier /******************************************************************************* 1094353bb20SYann Gautier * STM32MP1 UART 1104353bb20SYann Gautier ******************************************************************************/ 1114353bb20SYann Gautier #define USART1_BASE U(0x5C000000) 1124353bb20SYann Gautier #define USART2_BASE U(0x4000E000) 1134353bb20SYann Gautier #define USART3_BASE U(0x4000F000) 1144353bb20SYann Gautier #define UART4_BASE U(0x40010000) 1154353bb20SYann Gautier #define UART5_BASE U(0x40011000) 1164353bb20SYann Gautier #define USART6_BASE U(0x44003000) 1174353bb20SYann Gautier #define UART7_BASE U(0x40018000) 1184353bb20SYann Gautier #define UART8_BASE U(0x40019000) 1194353bb20SYann Gautier #define STM32MP1_DEBUG_USART_BASE UART4_BASE 1204353bb20SYann Gautier #define STM32MP1_UART_BAUDRATE 115200 1214353bb20SYann Gautier 1224353bb20SYann Gautier /******************************************************************************* 1234353bb20SYann Gautier * STM32MP1 GIC-400 1244353bb20SYann Gautier ******************************************************************************/ 1254353bb20SYann Gautier #define STM32MP1_GICD_BASE U(0xA0021000) 1264353bb20SYann Gautier #define STM32MP1_GICC_BASE U(0xA0022000) 1274353bb20SYann Gautier #define STM32MP1_GICH_BASE U(0xA0024000) 1284353bb20SYann Gautier #define STM32MP1_GICV_BASE U(0xA0026000) 1294353bb20SYann Gautier 1304353bb20SYann Gautier /******************************************************************************* 1314353bb20SYann Gautier * STM32MP1 TZC (TZ400) 1324353bb20SYann Gautier ******************************************************************************/ 1334353bb20SYann Gautier #define STM32MP1_TZC_BASE U(0x5C006000) 1344353bb20SYann Gautier 1354353bb20SYann Gautier #define STM32MP1_TZC_A7_ID U(0) 1364353bb20SYann Gautier #define STM32MP1_TZC_LCD_ID U(3) 1374353bb20SYann Gautier #define STM32MP1_TZC_GPU_ID U(4) 1384353bb20SYann Gautier #define STM32MP1_TZC_MDMA_ID U(5) 1394353bb20SYann Gautier #define STM32MP1_TZC_DMA_ID U(6) 1404353bb20SYann Gautier #define STM32MP1_TZC_USB_HOST_ID U(7) 1414353bb20SYann Gautier #define STM32MP1_TZC_USB_OTG_ID U(8) 1424353bb20SYann Gautier #define STM32MP1_TZC_SDMMC_ID U(9) 1434353bb20SYann Gautier #define STM32MP1_TZC_ETH_ID U(10) 1444353bb20SYann Gautier #define STM32MP1_TZC_DAP_ID U(15) 1454353bb20SYann Gautier 1464353bb20SYann Gautier #define STM32MP1_MEMORY_NS 0 1474353bb20SYann Gautier #define STM32MP1_MEMORY_SECURE 1 1484353bb20SYann Gautier 1494353bb20SYann Gautier #define STM32MP1_FILTER_BIT_ALL 3 1504353bb20SYann Gautier 1514353bb20SYann Gautier /******************************************************************************* 1524353bb20SYann Gautier * STM32MP1 SDMMC 1534353bb20SYann Gautier ******************************************************************************/ 1544353bb20SYann Gautier #define STM32MP1_SDMMC1_BASE U(0x58005000) 1554353bb20SYann Gautier #define STM32MP1_SDMMC2_BASE U(0x58007000) 1564353bb20SYann Gautier #define STM32MP1_SDMMC3_BASE U(0x48004000) 1574353bb20SYann Gautier 158*8e2e5e8bSYann Gautier #define STM32MP1_MMC_INIT_FREQ 400000 /*400 KHz*/ 1594353bb20SYann Gautier #define STM32MP1_SD_NORMAL_SPEED_MAX_FREQ 25000000 /*25 MHz*/ 1604353bb20SYann Gautier #define STM32MP1_SD_HIGH_SPEED_MAX_FREQ 50000000 /*50 MHz*/ 1614353bb20SYann Gautier #define STM32MP1_EMMC_NORMAL_SPEED_MAX_FREQ 26000000 /*26 MHz*/ 1624353bb20SYann Gautier #define STM32MP1_EMMC_HIGH_SPEED_MAX_FREQ 52000000 /*52 MHz*/ 1634353bb20SYann Gautier 1644353bb20SYann Gautier /******************************************************************************* 165e58a53fbSYann Gautier * STM32MP1 TAMP 166e58a53fbSYann Gautier ******************************************************************************/ 167e58a53fbSYann Gautier #define TAMP_BASE U(0x5C00A000) 168e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 169e58a53fbSYann Gautier 170e58a53fbSYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLY__)) 171e58a53fbSYann Gautier static inline uint32_t tamp_bkpr(uint32_t idx) 172e58a53fbSYann Gautier { 173e58a53fbSYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 174e58a53fbSYann Gautier } 175e58a53fbSYann Gautier #endif 176e58a53fbSYann Gautier 177e58a53fbSYann Gautier /******************************************************************************* 1784353bb20SYann Gautier * STM32MP1 DDRCTRL 1794353bb20SYann Gautier ******************************************************************************/ 1804353bb20SYann Gautier #define DDRCTRL_BASE U(0x5A003000) 1814353bb20SYann Gautier 1824353bb20SYann Gautier /******************************************************************************* 1834353bb20SYann Gautier * STM32MP1 DDRPHYC 1844353bb20SYann Gautier ******************************************************************************/ 1854353bb20SYann Gautier #define DDRPHYC_BASE U(0x5A004000) 1864353bb20SYann Gautier 1874353bb20SYann Gautier /******************************************************************************* 1884353bb20SYann Gautier * STM32MP1 I2C4 1894353bb20SYann Gautier ******************************************************************************/ 1904353bb20SYann Gautier #define I2C4_BASE U(0x5C002000) 1914353bb20SYann Gautier 1924353bb20SYann Gautier #endif /* STM32MP1_DEF_H */ 193