xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_def.h (revision 7b3a46f0e41786d635a57fa7797c8bf14573ce10)
14353bb20SYann Gautier /*
2e6cc3ccfSYann Gautier  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #ifndef STM32MP1_DEF_H
84353bb20SYann Gautier #define STM32MP1_DEF_H
94353bb20SYann Gautier 
1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h>
12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h>
13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h>
1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
164353bb20SYann Gautier 
17d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
1873680c23SYann Gautier #include <drivers/st/bsec.h>
19e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h>
20e0a8ce5dSYann Gautier 
216e6ab282SYann Gautier #include <boot_api.h>
224bdb1a7aSLionel Debieve #include <stm32mp_auth.h>
23c9d75b3cSYann Gautier #include <stm32mp_common.h>
24c9d75b3cSYann Gautier #include <stm32mp_dt.h>
250d21680cSYann Gautier #include <stm32mp_shres_helpers.h>
26dec286ddSYann Gautier #include <stm32mp1_dbgmcu.h>
276e6ab282SYann Gautier #include <stm32mp1_private.h>
286e6ab282SYann Gautier #endif
296e6ab282SYann Gautier 
304353bb20SYann Gautier /*******************************************************************************
31dec286ddSYann Gautier  * CHIP ID
32dec286ddSYann Gautier  ******************************************************************************/
33dec286ddSYann Gautier #define STM32MP157C_PART_NB	U(0x05000000)
34dec286ddSYann Gautier #define STM32MP157A_PART_NB	U(0x05000001)
35dec286ddSYann Gautier #define STM32MP153C_PART_NB	U(0x05000024)
36dec286ddSYann Gautier #define STM32MP153A_PART_NB	U(0x05000025)
37dec286ddSYann Gautier #define STM32MP151C_PART_NB	U(0x0500002E)
38dec286ddSYann Gautier #define STM32MP151A_PART_NB	U(0x0500002F)
39dec286ddSYann Gautier 
40dec286ddSYann Gautier #define STM32MP1_REV_B		U(0x2000)
41dec286ddSYann Gautier 
42dec286ddSYann Gautier /*******************************************************************************
43dec286ddSYann Gautier  * PACKAGE ID
44dec286ddSYann Gautier  ******************************************************************************/
45dec286ddSYann Gautier #define PKG_AA_LFBGA448		U(4)
46dec286ddSYann Gautier #define PKG_AB_LFBGA354		U(3)
47dec286ddSYann Gautier #define PKG_AC_TFBGA361		U(2)
48dec286ddSYann Gautier #define PKG_AD_TFBGA257		U(1)
49dec286ddSYann Gautier 
50dec286ddSYann Gautier /*******************************************************************************
514353bb20SYann Gautier  * STM32MP1 memory map related constants
524353bb20SYann Gautier  ******************************************************************************/
534bdb1a7aSLionel Debieve #define STM32MP_ROM_BASE		U(0x00000000)
544bdb1a7aSLionel Debieve #define STM32MP_ROM_SIZE		U(0x00020000)
554353bb20SYann Gautier 
563f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE		U(0x2FFC0000)
573f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE		U(0x00040000)
584353bb20SYann Gautier 
594353bb20SYann Gautier /* DDR configuration */
603f9c9784SYann Gautier #define STM32MP_DDR_BASE		U(0xC0000000)
613f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE		U(0x40000000)	/* Max 1GB */
621989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
631989a19cSYann Gautier #define STM32MP_DDR_S_SIZE		U(0x01E00000)	/* 30 MB */
641989a19cSYann Gautier #define STM32MP_DDR_SHMEM_SIZE		U(0x00200000)	/* 2 MB */
65e6cc3ccfSYann Gautier #else
66e6cc3ccfSYann Gautier #define STM32MP_DDR_S_SIZE		U(0)
67e6cc3ccfSYann Gautier #define STM32MP_DDR_SHMEM_SIZE		U(0)
681989a19cSYann Gautier #endif
694353bb20SYann Gautier 
704353bb20SYann Gautier /* DDR power initializations */
71d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
724353bb20SYann Gautier enum ddr_type {
734353bb20SYann Gautier 	STM32MP_DDR3,
744353bb20SYann Gautier 	STM32MP_LPDDR2,
754b549b21SYann Gautier 	STM32MP_LPDDR3
764353bb20SYann Gautier };
774353bb20SYann Gautier #endif
784353bb20SYann Gautier 
794353bb20SYann Gautier /* Section used inside TF binaries */
80e98f594aSNicolas Le Bayon #define STM32MP_PARAM_LOAD_SIZE		U(0x00002400)	/* 9 KB for param */
814353bb20SYann Gautier /* 256 Octets reserved for header */
823f9c9784SYann Gautier #define STM32MP_HEADER_SIZE		U(0x00000100)
834353bb20SYann Gautier 
843f9c9784SYann Gautier #define STM32MP_BINARY_BASE		(STM32MP_SYSRAM_BASE +		\
853f9c9784SYann Gautier 					 STM32MP_PARAM_LOAD_SIZE +	\
863f9c9784SYann Gautier 					 STM32MP_HEADER_SIZE)
874353bb20SYann Gautier 
883f9c9784SYann Gautier #define STM32MP_BINARY_SIZE		(STM32MP_SYSRAM_SIZE -		\
893f9c9784SYann Gautier 					 (STM32MP_PARAM_LOAD_SIZE +	\
903f9c9784SYann Gautier 					  STM32MP_HEADER_SIZE))
914353bb20SYann Gautier 
921989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
931989a19cSYann Gautier #define STM32MP_BL32_SIZE		U(0)
941989a19cSYann Gautier 
951989a19cSYann Gautier #define STM32MP_OPTEE_BASE		STM32MP_SYSRAM_BASE
961989a19cSYann Gautier 
971989a19cSYann Gautier #define STM32MP_OPTEE_SIZE		(STM32MP_DTB_BASE -  \
981989a19cSYann Gautier 					 STM32MP_OPTEE_BASE)
991989a19cSYann Gautier #else
1004353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED
101e98f594aSNicolas Le Bayon #define STM32MP_BL32_SIZE		U(0x00012000)	/* 72 KB for BL32 */
1024353bb20SYann Gautier #else
103e98f594aSNicolas Le Bayon #define STM32MP_BL32_SIZE		U(0x00011000)	/* 68 KB for BL32 */
1044353bb20SYann Gautier #endif
1051989a19cSYann Gautier #endif
1064353bb20SYann Gautier 
1073f9c9784SYann Gautier #define STM32MP_BL32_BASE		(STM32MP_SYSRAM_BASE + \
1083f9c9784SYann Gautier 					 STM32MP_SYSRAM_SIZE - \
1093f9c9784SYann Gautier 					 STM32MP_BL32_SIZE)
1104353bb20SYann Gautier 
1111989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1121989a19cSYann Gautier #if STACK_PROTECTOR_ENABLED
11312e21dfdSLionel Debieve #define STM32MP_BL2_SIZE		U(0x0001A000)	/* 100 KB for BL2 */
1141989a19cSYann Gautier #else
11512e21dfdSLionel Debieve #define STM32MP_BL2_SIZE		U(0x00018000)	/* 92 KB for BL2 */
1161989a19cSYann Gautier #endif
1171989a19cSYann Gautier #else
1184353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED
11912e21dfdSLionel Debieve #define STM32MP_BL2_SIZE		U(0x00019000)	/* 96 KB for BL2 */
1204353bb20SYann Gautier #else
12112e21dfdSLionel Debieve #define STM32MP_BL2_SIZE		U(0x00017000)	/* 88 KB for BL2 */
1224353bb20SYann Gautier #endif
1231989a19cSYann Gautier #endif
1244353bb20SYann Gautier 
1253f9c9784SYann Gautier #define STM32MP_BL2_BASE		(STM32MP_BL32_BASE - \
1263f9c9784SYann Gautier 					 STM32MP_BL2_SIZE)
1274353bb20SYann Gautier 
128e98f594aSNicolas Le Bayon /* BL2 and BL32/sp_min require 4 tables */
129e98f594aSNicolas Le Bayon #define MAX_XLAT_TABLES			U(4)		/* 16 KB for mapping */
1304353bb20SYann Gautier 
1314353bb20SYann Gautier /*
1324353bb20SYann Gautier  * MAX_MMAP_REGIONS is usually:
1334353bb20SYann Gautier  * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
1344353bb20SYann Gautier  */
135964dfee1SYann Gautier #if defined(IMAGE_BL2)
1364353bb20SYann Gautier   #define MAX_MMAP_REGIONS		11
137964dfee1SYann Gautier #endif
138964dfee1SYann Gautier #if defined(IMAGE_BL32)
139964dfee1SYann Gautier   #define MAX_MMAP_REGIONS		6
140964dfee1SYann Gautier #endif
1414353bb20SYann Gautier 
1424353bb20SYann Gautier /* DTB initialization value */
143e98f594aSNicolas Le Bayon #define STM32MP_DTB_SIZE		U(0x00005000)	/* 20 KB for DTB */
1444353bb20SYann Gautier 
1453f9c9784SYann Gautier #define STM32MP_DTB_BASE		(STM32MP_BL2_BASE - \
1463f9c9784SYann Gautier 					 STM32MP_DTB_SIZE)
1474353bb20SYann Gautier 
1483f9c9784SYann Gautier #define STM32MP_BL33_BASE		(STM32MP_DDR_BASE + U(0x100000))
1494353bb20SYann Gautier 
15012e21dfdSLionel Debieve /* Define maximum page size for NAND devices */
15112e21dfdSLionel Debieve #define PLATFORM_MTD_MAX_PAGE_SIZE	U(0x1000)
15212e21dfdSLionel Debieve 
15312e21dfdSLionel Debieve /*******************************************************************************
15412e21dfdSLionel Debieve  * STM32MP1 RAW partition offset for MTD devices
15512e21dfdSLionel Debieve  ******************************************************************************/
156b1b218fbSLionel Debieve #define STM32MP_NOR_BL33_OFFSET		U(0x00080000)
157b1b218fbSLionel Debieve #ifdef AARCH32_SP_OPTEE
158b1b218fbSLionel Debieve #define STM32MP_NOR_TEEH_OFFSET		U(0x00280000)
159b1b218fbSLionel Debieve #define STM32MP_NOR_TEED_OFFSET		U(0x002C0000)
160b1b218fbSLionel Debieve #define STM32MP_NOR_TEEX_OFFSET		U(0x00300000)
161b1b218fbSLionel Debieve #endif
162b1b218fbSLionel Debieve 
16312e21dfdSLionel Debieve #define STM32MP_NAND_BL33_OFFSET	U(0x00200000)
16412e21dfdSLionel Debieve #ifdef AARCH32_SP_OPTEE
16512e21dfdSLionel Debieve #define STM32MP_NAND_TEEH_OFFSET	U(0x00600000)
16612e21dfdSLionel Debieve #define STM32MP_NAND_TEED_OFFSET	U(0x00680000)
16712e21dfdSLionel Debieve #define STM32MP_NAND_TEEX_OFFSET	U(0x00700000)
16812e21dfdSLionel Debieve #endif
16912e21dfdSLionel Debieve 
1704353bb20SYann Gautier /*******************************************************************************
1714353bb20SYann Gautier  * STM32MP1 device/io map related constants (used for MMU)
1724353bb20SYann Gautier  ******************************************************************************/
1734353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE		U(0x40000000)
1744353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE		U(0x40000000)
1754353bb20SYann Gautier 
1764353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE		U(0x80000000)
1774353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE		U(0x40000000)
1784353bb20SYann Gautier 
1794353bb20SYann Gautier /*******************************************************************************
1804353bb20SYann Gautier  * STM32MP1 RCC
1814353bb20SYann Gautier  ******************************************************************************/
1824353bb20SYann Gautier #define RCC_BASE			U(0x50000000)
1834353bb20SYann Gautier 
1844353bb20SYann Gautier /*******************************************************************************
1854353bb20SYann Gautier  * STM32MP1 PWR
1864353bb20SYann Gautier  ******************************************************************************/
1874353bb20SYann Gautier #define PWR_BASE			U(0x50001000)
1884353bb20SYann Gautier 
1894353bb20SYann Gautier /*******************************************************************************
1901fc2130cSYann Gautier  * STM32MP1 GPIO
1911fc2130cSYann Gautier  ******************************************************************************/
1921fc2130cSYann Gautier #define GPIOA_BASE			U(0x50002000)
1931fc2130cSYann Gautier #define GPIOB_BASE			U(0x50003000)
1941fc2130cSYann Gautier #define GPIOC_BASE			U(0x50004000)
1951fc2130cSYann Gautier #define GPIOD_BASE			U(0x50005000)
1961fc2130cSYann Gautier #define GPIOE_BASE			U(0x50006000)
1971fc2130cSYann Gautier #define GPIOF_BASE			U(0x50007000)
1981fc2130cSYann Gautier #define GPIOG_BASE			U(0x50008000)
1991fc2130cSYann Gautier #define GPIOH_BASE			U(0x50009000)
2001fc2130cSYann Gautier #define GPIOI_BASE			U(0x5000A000)
2011fc2130cSYann Gautier #define GPIOJ_BASE			U(0x5000B000)
2021fc2130cSYann Gautier #define GPIOK_BASE			U(0x5000C000)
2031fc2130cSYann Gautier #define GPIOZ_BASE			U(0x54004000)
2041fc2130cSYann Gautier #define GPIO_BANK_OFFSET		U(0x1000)
2051fc2130cSYann Gautier 
2061fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */
2071fc2130cSYann Gautier #define GPIO_BANK_A			U(0)
2081fc2130cSYann Gautier #define GPIO_BANK_B			U(1)
2091fc2130cSYann Gautier #define GPIO_BANK_C			U(2)
2101fc2130cSYann Gautier #define GPIO_BANK_D			U(3)
2111fc2130cSYann Gautier #define GPIO_BANK_E			U(4)
2121fc2130cSYann Gautier #define GPIO_BANK_F			U(5)
2131fc2130cSYann Gautier #define GPIO_BANK_G			U(6)
2141fc2130cSYann Gautier #define GPIO_BANK_H			U(7)
2151fc2130cSYann Gautier #define GPIO_BANK_I			U(8)
2161fc2130cSYann Gautier #define GPIO_BANK_J			U(9)
2171fc2130cSYann Gautier #define GPIO_BANK_K			U(10)
2181fc2130cSYann Gautier #define GPIO_BANK_Z			U(25)
2191fc2130cSYann Gautier 
2201fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT	8
2211fc2130cSYann Gautier 
2221fc2130cSYann Gautier /*******************************************************************************
2234353bb20SYann Gautier  * STM32MP1 UART
2244353bb20SYann Gautier  ******************************************************************************/
2254353bb20SYann Gautier #define USART1_BASE			U(0x5C000000)
2264353bb20SYann Gautier #define USART2_BASE			U(0x4000E000)
2274353bb20SYann Gautier #define USART3_BASE			U(0x4000F000)
2284353bb20SYann Gautier #define UART4_BASE			U(0x40010000)
2294353bb20SYann Gautier #define UART5_BASE			U(0x40011000)
2304353bb20SYann Gautier #define USART6_BASE			U(0x44003000)
2314353bb20SYann Gautier #define UART7_BASE			U(0x40018000)
2324353bb20SYann Gautier #define UART8_BASE			U(0x40019000)
2333f9c9784SYann Gautier #define STM32MP_UART_BAUDRATE		U(115200)
2341fc2130cSYann Gautier 
2351fc2130cSYann Gautier /* For UART crash console */
2363f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE	UART4_BASE
2371fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
2383f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ	64000000
2391fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS	GPIOG_BASE
2401fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG	RCC_MP_AHB4ENSETR
2411fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN	RCC_MP_AHB4ENSETR_GPIOGEN
2421fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT		11
2431fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE	6
2441fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG	RCC_UART24CKSELR
2451fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC		RCC_UART24CKSELR_HSI
2461fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG		RCC_MP_APB1ENSETR
2471fc2130cSYann Gautier #define DEBUG_UART_TX_EN		RCC_MP_APB1ENSETR_UART4EN
2484353bb20SYann Gautier 
2494353bb20SYann Gautier /*******************************************************************************
250*7b3a46f0SEtienne Carriere  * STM32MP1 ETZPC
251*7b3a46f0SEtienne Carriere  ******************************************************************************/
252*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BASE		U(0x5C007000)
253*7b3a46f0SEtienne Carriere 
254*7b3a46f0SEtienne Carriere /* ETZPC TZMA IDs */
255*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ROM		U(0)
256*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_SYSRAM	U(1)
257*7b3a46f0SEtienne Carriere 
258*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ALL_SECURE	GENMASK_32(9, 0)
259*7b3a46f0SEtienne Carriere 
260*7b3a46f0SEtienne Carriere /* ETZPC DECPROT IDs */
261*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_STGENC_ID	0
262*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BKPSRAM_ID	1
263*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_IWDG1_ID		2
264*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART1_ID	3
265*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI6_ID		4
266*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C4_ID		5
267*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG1_ID		7
268*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH1_ID		8
269*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP1_ID		9
270*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRCTRL_ID	10
271*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRPHYC_ID	11
272*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C6_ID		12
273*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SEC_ID_LIMIT	13
274*7b3a46f0SEtienne Carriere 
275*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM2_ID		16
276*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM3_ID		17
277*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM4_ID		18
278*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM5_ID		19
279*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM6_ID		20
280*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM7_ID		21
281*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM12_ID		22
282*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM13_ID		23
283*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM14_ID		24
284*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM1_ID	25
285*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_WWDG1_ID		26
286*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI2_ID		27
287*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI3_ID		28
288*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPDIFRX_ID	29
289*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART2_ID	30
290*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART3_ID	31
291*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART4_ID		32
292*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART5_ID		33
293*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C1_ID		34
294*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C2_ID		35
295*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C3_ID		36
296*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C5_ID		37
297*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CEC_ID		38
298*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DAC_ID		39
299*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART7_ID		40
300*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART8_ID		41
301*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_MDIOS_ID		44
302*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM1_ID		48
303*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM8_ID		49
304*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART6_ID	51
305*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI1_ID		52
306*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI4_ID		53
307*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM15_ID		54
308*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM16_ID		55
309*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM17_ID		56
310*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI5_ID		57
311*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI1_ID		58
312*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI2_ID		59
313*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI3_ID		60
314*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DFSDM_ID		61
315*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TT_FDCAN_ID	62
316*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM2_ID	64
317*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM3_ID	65
318*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM4_ID	66
319*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM5_ID	67
320*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI4_ID		68
321*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_VREFBUF_ID	69
322*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DCMI_ID		70
323*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRC2_ID		71
324*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ADC_ID		72
325*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH2_ID		73
326*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG2_ID		74
327*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP2_ID		75
328*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM1_ID		80
329*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM2_ID		81
330*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM3_ID		82
331*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM4_ID		83
332*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RETRAM_ID	84
333*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_OTG_ID		85
334*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SDMMC3_ID	86
335*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBSD3_ID	87
336*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA1_ID		88
337*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA2_ID		89
338*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMAMUX_ID	90
339*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_FMC_ID		91
340*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_QSPI_ID		92
341*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBQ_ID		93
342*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ETH_ID		94
343*7b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RSV_ID		95
344*7b3a46f0SEtienne Carriere 
345*7b3a46f0SEtienne Carriere #define STM32MP_ETZPC_MAX_ID		96
346*7b3a46f0SEtienne Carriere 
347*7b3a46f0SEtienne Carriere /*******************************************************************************
3484353bb20SYann Gautier  * STM32MP1 TZC (TZ400)
3494353bb20SYann Gautier  ******************************************************************************/
3504353bb20SYann Gautier #define STM32MP1_TZC_BASE		U(0x5C006000)
3514353bb20SYann Gautier 
3524353bb20SYann Gautier #define STM32MP1_TZC_A7_ID		U(0)
353b053a22eSYann Gautier #define STM32MP1_TZC_M4_ID		U(1)
3544353bb20SYann Gautier #define STM32MP1_TZC_LCD_ID		U(3)
3554353bb20SYann Gautier #define STM32MP1_TZC_GPU_ID		U(4)
3564353bb20SYann Gautier #define STM32MP1_TZC_MDMA_ID		U(5)
3574353bb20SYann Gautier #define STM32MP1_TZC_DMA_ID		U(6)
3584353bb20SYann Gautier #define STM32MP1_TZC_USB_HOST_ID	U(7)
3594353bb20SYann Gautier #define STM32MP1_TZC_USB_OTG_ID		U(8)
3604353bb20SYann Gautier #define STM32MP1_TZC_SDMMC_ID		U(9)
3614353bb20SYann Gautier #define STM32MP1_TZC_ETH_ID		U(10)
3624353bb20SYann Gautier #define STM32MP1_TZC_DAP_ID		U(15)
3634353bb20SYann Gautier 
36459a1cdf1SYann Gautier #define STM32MP1_FILTER_BIT_ALL		U(3)
3654353bb20SYann Gautier 
3664353bb20SYann Gautier /*******************************************************************************
3674353bb20SYann Gautier  * STM32MP1 SDMMC
3684353bb20SYann Gautier  ******************************************************************************/
3693f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE		U(0x58005000)
3703f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE		U(0x58007000)
3713f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE		U(0x48004000)
3724353bb20SYann Gautier 
37329a50727SYann Gautier #define STM32MP_MMC_INIT_FREQ			U(400000)	/*400 KHz*/
37429a50727SYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ	U(25000000)	/*25 MHz*/
37529a50727SYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ		U(50000000)	/*50 MHz*/
37629a50727SYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ	U(26000000)	/*26 MHz*/
37729a50727SYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ	U(52000000)	/*52 MHz*/
3784353bb20SYann Gautier 
3794353bb20SYann Gautier /*******************************************************************************
38088ef0425SYann Gautier  * STM32MP1 BSEC / OTP
38188ef0425SYann Gautier  ******************************************************************************/
38288ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID		0x5FU
38388ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START	0x20U
38488ef0425SYann Gautier 
38588ef0425SYann Gautier #define OTP_MAX_SIZE			(STM32MP1_OTP_MAX_ID + 1U)
38688ef0425SYann Gautier 
38788ef0425SYann Gautier /* OTP offsets */
38888ef0425SYann Gautier #define DATA0_OTP			U(0)
389dec286ddSYann Gautier #define PART_NUMBER_OTP			U(1)
39012e21dfdSLionel Debieve #define NAND_OTP			U(9)
391dec286ddSYann Gautier #define PACKAGE_OTP			U(16)
392f33b2433SYann Gautier #define HW2_OTP				U(18)
39388ef0425SYann Gautier 
39488ef0425SYann Gautier /* OTP mask */
39588ef0425SYann Gautier /* DATA0 */
39688ef0425SYann Gautier #define DATA0_OTP_SECURED		BIT(6)
39788ef0425SYann Gautier 
398dec286ddSYann Gautier /* PART NUMBER */
399dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_MASK	GENMASK_32(7, 0)
400dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_SHIFT	0
401dec286ddSYann Gautier 
402dec286ddSYann Gautier /* PACKAGE */
403dec286ddSYann Gautier #define PACKAGE_OTP_PKG_MASK		GENMASK_32(29, 27)
404dec286ddSYann Gautier #define PACKAGE_OTP_PKG_SHIFT		27
405dec286ddSYann Gautier 
40673680c23SYann Gautier /* IWDG OTP */
40773680c23SYann Gautier #define HW2_OTP_IWDG_HW_POS		U(3)
40873680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STOP_POS	U(5)
40973680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STANDBY_POS	U(7)
41073680c23SYann Gautier 
411f33b2433SYann Gautier /* HW2 OTP */
412f33b2433SYann Gautier #define HW2_OTP_PRODUCT_BELOW_2V5	BIT(13)
413f33b2433SYann Gautier 
41412e21dfdSLionel Debieve /* NAND OTP */
41512e21dfdSLionel Debieve /* NAND parameter storage flag */
41612e21dfdSLionel Debieve #define NAND_PARAM_STORED_IN_OTP	BIT(31)
41712e21dfdSLionel Debieve 
41812e21dfdSLionel Debieve /* NAND page size in bytes */
41912e21dfdSLionel Debieve #define NAND_PAGE_SIZE_MASK		GENMASK_32(30, 29)
42012e21dfdSLionel Debieve #define NAND_PAGE_SIZE_SHIFT		29
42112e21dfdSLionel Debieve #define NAND_PAGE_SIZE_2K		U(0)
42212e21dfdSLionel Debieve #define NAND_PAGE_SIZE_4K		U(1)
42312e21dfdSLionel Debieve #define NAND_PAGE_SIZE_8K		U(2)
42412e21dfdSLionel Debieve 
42512e21dfdSLionel Debieve /* NAND block size in pages */
42612e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_MASK		GENMASK_32(28, 27)
42712e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_SHIFT		27
42812e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_64_PAGES	U(0)
42912e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_128_PAGES	U(1)
43012e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_256_PAGES	U(2)
43112e21dfdSLionel Debieve 
43212e21dfdSLionel Debieve /* NAND number of block (in unit of 256 blocs) */
43312e21dfdSLionel Debieve #define NAND_BLOCK_NB_MASK		GENMASK_32(26, 19)
43412e21dfdSLionel Debieve #define NAND_BLOCK_NB_SHIFT		19
43512e21dfdSLionel Debieve #define NAND_BLOCK_NB_UNIT		U(256)
43612e21dfdSLionel Debieve 
43712e21dfdSLionel Debieve /* NAND bus width in bits */
43812e21dfdSLionel Debieve #define NAND_WIDTH_MASK			BIT(18)
43912e21dfdSLionel Debieve #define NAND_WIDTH_SHIFT		18
44012e21dfdSLionel Debieve 
44112e21dfdSLionel Debieve /* NAND number of ECC bits per 512 bytes */
44212e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_MASK		GENMASK_32(17, 15)
44312e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_SHIFT		15
44412e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_UNSET		U(0)
44512e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_1_BITS		U(1)
44612e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_4_BITS		U(2)
44712e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_8_BITS		U(3)
44812e21dfdSLionel Debieve #define NAND_ECC_ON_DIE			U(4)
44912e21dfdSLionel Debieve 
45057044228SLionel Debieve /* NAND number of planes */
45157044228SLionel Debieve #define NAND_PLANE_BIT_NB_MASK		BIT(14)
45257044228SLionel Debieve 
45388ef0425SYann Gautier /*******************************************************************************
454e58a53fbSYann Gautier  * STM32MP1 TAMP
455e58a53fbSYann Gautier  ******************************************************************************/
456e58a53fbSYann Gautier #define TAMP_BASE			U(0x5C00A000)
457e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE		(TAMP_BASE + U(0x100))
458e58a53fbSYann Gautier 
459d5dfdeb6SJulius Werner #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
460e58a53fbSYann Gautier static inline uint32_t tamp_bkpr(uint32_t idx)
461e58a53fbSYann Gautier {
462e58a53fbSYann Gautier 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
463e58a53fbSYann Gautier }
464e58a53fbSYann Gautier #endif
465e58a53fbSYann Gautier 
466e58a53fbSYann Gautier /*******************************************************************************
4674353bb20SYann Gautier  * STM32MP1 DDRCTRL
4684353bb20SYann Gautier  ******************************************************************************/
4694353bb20SYann Gautier #define DDRCTRL_BASE			U(0x5A003000)
4704353bb20SYann Gautier 
4714353bb20SYann Gautier /*******************************************************************************
4724353bb20SYann Gautier  * STM32MP1 DDRPHYC
4734353bb20SYann Gautier  ******************************************************************************/
4744353bb20SYann Gautier #define DDRPHYC_BASE			U(0x5A004000)
4754353bb20SYann Gautier 
4764353bb20SYann Gautier /*******************************************************************************
47773680c23SYann Gautier  * STM32MP1 IWDG
47873680c23SYann Gautier  ******************************************************************************/
47973680c23SYann Gautier #define IWDG_MAX_INSTANCE		U(2)
48073680c23SYann Gautier #define IWDG1_INST			U(0)
48173680c23SYann Gautier #define IWDG2_INST			U(1)
48273680c23SYann Gautier 
48373680c23SYann Gautier #define IWDG1_BASE			U(0x5C003000)
48473680c23SYann Gautier #define IWDG2_BASE			U(0x5A002000)
48573680c23SYann Gautier 
48673680c23SYann Gautier /*******************************************************************************
4874353bb20SYann Gautier  * STM32MP1 I2C4
4884353bb20SYann Gautier  ******************************************************************************/
4894353bb20SYann Gautier #define I2C4_BASE			U(0x5C002000)
4904353bb20SYann Gautier 
491447b2b13SYann Gautier /*******************************************************************************
49273680c23SYann Gautier  * STM32MP1 DBGMCU
49373680c23SYann Gautier  ******************************************************************************/
49473680c23SYann Gautier #define DBGMCU_BASE			U(0x50081000)
49573680c23SYann Gautier 
49673680c23SYann Gautier /*******************************************************************************
497447b2b13SYann Gautier  * Device Tree defines
498447b2b13SYann Gautier  ******************************************************************************/
49910e7a9e9SYann Gautier #define DT_BSEC_COMPAT			"st,stm32mp15-bsec"
50073680c23SYann Gautier #define DT_IWDG_COMPAT			"st,stm32mp1-iwdg"
5017ae58c6bSYann Gautier #define DT_PWR_COMPAT			"st,stm32mp1-pwr"
502447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT		"st,stm32mp1-rcc"
503f33b2433SYann Gautier #define DT_SYSCFG_COMPAT		"st,stm32mp157-syscfg"
504447b2b13SYann Gautier 
5054353bb20SYann Gautier #endif /* STM32MP1_DEF_H */
506