xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_def.h (revision 52ac9983d67522b6b821391941c8b0d01fd68941)
14353bb20SYann Gautier /*
206e55dc8SNicolas Le Bayon  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #ifndef STM32MP1_DEF_H
84353bb20SYann Gautier #define STM32MP1_DEF_H
94353bb20SYann Gautier 
1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h>
12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h>
13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h>
1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
164353bb20SYann Gautier 
17d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
1873680c23SYann Gautier #include <drivers/st/bsec.h>
19e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h>
20e0a8ce5dSYann Gautier 
216e6ab282SYann Gautier #include <boot_api.h>
224bdb1a7aSLionel Debieve #include <stm32mp_auth.h>
23c9d75b3cSYann Gautier #include <stm32mp_common.h>
24c9d75b3cSYann Gautier #include <stm32mp_dt.h>
25dec286ddSYann Gautier #include <stm32mp1_dbgmcu.h>
266e6ab282SYann Gautier #include <stm32mp1_private.h>
27eafe0eb0SEtienne Carriere #include <stm32mp1_shared_resources.h>
286e6ab282SYann Gautier #endif
296e6ab282SYann Gautier 
301d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE
311d204ee4SYann Gautier #include "stm32mp1_fip_def.h"
321d204ee4SYann Gautier #else /* STM32MP_USE_STM32IMAGE */
331d204ee4SYann Gautier #include "stm32mp1_stm32image_def.h"
341d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
351d204ee4SYann Gautier 
364353bb20SYann Gautier /*******************************************************************************
37dec286ddSYann Gautier  * CHIP ID
38dec286ddSYann Gautier  ******************************************************************************/
3930eea116SYann Gautier #if STM32MP13
4030eea116SYann Gautier #define STM32MP1_CHIP_ID	U(0x501)
4130eea116SYann Gautier 
4230eea116SYann Gautier #define STM32MP135C_PART_NB	U(0x05010000)
4330eea116SYann Gautier #define STM32MP135A_PART_NB	U(0x05010001)
4430eea116SYann Gautier #define STM32MP133C_PART_NB	U(0x050100C0)
4530eea116SYann Gautier #define STM32MP133A_PART_NB	U(0x050100C1)
4630eea116SYann Gautier #define STM32MP131C_PART_NB	U(0x050106C8)
4730eea116SYann Gautier #define STM32MP131A_PART_NB	U(0x050106C9)
4830eea116SYann Gautier #define STM32MP135F_PART_NB	U(0x05010800)
4930eea116SYann Gautier #define STM32MP135D_PART_NB	U(0x05010801)
5030eea116SYann Gautier #define STM32MP133F_PART_NB	U(0x050108C0)
5130eea116SYann Gautier #define STM32MP133D_PART_NB	U(0x050108C1)
5230eea116SYann Gautier #define STM32MP131F_PART_NB	U(0x05010EC8)
5330eea116SYann Gautier #define STM32MP131D_PART_NB	U(0x05010EC9)
5430eea116SYann Gautier #endif
5530eea116SYann Gautier #if STM32MP15
5692661e01SYann Gautier #define STM32MP1_CHIP_ID	U(0x500)
5792661e01SYann Gautier 
58dec286ddSYann Gautier #define STM32MP157C_PART_NB	U(0x05000000)
59dec286ddSYann Gautier #define STM32MP157A_PART_NB	U(0x05000001)
60dec286ddSYann Gautier #define STM32MP153C_PART_NB	U(0x05000024)
61dec286ddSYann Gautier #define STM32MP153A_PART_NB	U(0x05000025)
62dec286ddSYann Gautier #define STM32MP151C_PART_NB	U(0x0500002E)
63dec286ddSYann Gautier #define STM32MP151A_PART_NB	U(0x0500002F)
648ccf4954SLionel Debieve #define STM32MP157F_PART_NB	U(0x05000080)
658ccf4954SLionel Debieve #define STM32MP157D_PART_NB	U(0x05000081)
668ccf4954SLionel Debieve #define STM32MP153F_PART_NB	U(0x050000A4)
678ccf4954SLionel Debieve #define STM32MP153D_PART_NB	U(0x050000A5)
688ccf4954SLionel Debieve #define STM32MP151F_PART_NB	U(0x050000AE)
698ccf4954SLionel Debieve #define STM32MP151D_PART_NB	U(0x050000AF)
7030eea116SYann Gautier #endif
71dec286ddSYann Gautier 
72dec286ddSYann Gautier #define STM32MP1_REV_B		U(0x2000)
73ef0b8a6cSYann Gautier #if STM32MP13
74ef0b8a6cSYann Gautier #define STM32MP1_REV_Z		U(0x1001)
75ef0b8a6cSYann Gautier #endif
76ef0b8a6cSYann Gautier #if STM32MP15
77ffb3f277SLionel Debieve #define STM32MP1_REV_Z		U(0x2001)
78ef0b8a6cSYann Gautier #endif
79dec286ddSYann Gautier 
80dec286ddSYann Gautier /*******************************************************************************
81dec286ddSYann Gautier  * PACKAGE ID
82dec286ddSYann Gautier  ******************************************************************************/
8330eea116SYann Gautier #if STM32MP15
84dec286ddSYann Gautier #define PKG_AA_LFBGA448		U(4)
85dec286ddSYann Gautier #define PKG_AB_LFBGA354		U(3)
86dec286ddSYann Gautier #define PKG_AC_TFBGA361		U(2)
87dec286ddSYann Gautier #define PKG_AD_TFBGA257		U(1)
8830eea116SYann Gautier #endif
89dec286ddSYann Gautier 
90dec286ddSYann Gautier /*******************************************************************************
914353bb20SYann Gautier  * STM32MP1 memory map related constants
924353bb20SYann Gautier  ******************************************************************************/
934bdb1a7aSLionel Debieve #define STM32MP_ROM_BASE		U(0x00000000)
944bdb1a7aSLionel Debieve #define STM32MP_ROM_SIZE		U(0x00020000)
951697ad8cSYann Gautier #define STM32MP_ROM_SIZE_2MB_ALIGNED	U(0x00200000)
964353bb20SYann Gautier 
9748ede661SYann Gautier #if STM32MP13
9848ede661SYann Gautier #define STM32MP_SYSRAM_BASE		U(0x2FFE0000)
9948ede661SYann Gautier #define STM32MP_SYSRAM_SIZE		U(0x00020000)
10048ede661SYann Gautier #define SRAM1_BASE			U(0x30000000)
10148ede661SYann Gautier #define SRAM1_SIZE			U(0x00004000)
10248ede661SYann Gautier #define SRAM2_BASE			U(0x30004000)
10348ede661SYann Gautier #define SRAM2_SIZE			U(0x00002000)
10448ede661SYann Gautier #define SRAM3_BASE			U(0x30006000)
10548ede661SYann Gautier #define SRAM3_SIZE			U(0x00002000)
10648ede661SYann Gautier #endif /* STM32MP13 */
10748ede661SYann Gautier #if STM32MP15
1083f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE		U(0x2FFC0000)
1093f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE		U(0x00040000)
11048ede661SYann Gautier #endif /* STM32MP15 */
1114353bb20SYann Gautier 
1120754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_SIZE		PAGE_SIZE
1130754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_BASE		(STM32MP_SYSRAM_BASE + \
1140754143aSEtienne Carriere 					 STM32MP_SYSRAM_SIZE - \
1150754143aSEtienne Carriere 					 STM32MP_NS_SYSRAM_SIZE)
1160754143aSEtienne Carriere 
117fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_BASE	STM32MP_NS_SYSRAM_BASE
118fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_SIZE	STM32MP_NS_SYSRAM_SIZE
119fdaaaeb4SEtienne Carriere 
1200754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_BASE		STM32MP_SYSRAM_BASE
1210754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_SIZE		(STM32MP_SYSRAM_SIZE - \
1220754143aSEtienne Carriere 					 STM32MP_NS_SYSRAM_SIZE)
1230754143aSEtienne Carriere 
1244353bb20SYann Gautier /* DDR configuration */
1253f9c9784SYann Gautier #define STM32MP_DDR_BASE		U(0xC0000000)
1263f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE		U(0x40000000)	/* Max 1GB */
1274353bb20SYann Gautier 
1284353bb20SYann Gautier /* DDR power initializations */
129d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
1304353bb20SYann Gautier enum ddr_type {
1314353bb20SYann Gautier 	STM32MP_DDR3,
1324353bb20SYann Gautier 	STM32MP_LPDDR2,
1334b549b21SYann Gautier 	STM32MP_LPDDR3
1344353bb20SYann Gautier };
1354353bb20SYann Gautier #endif
1364353bb20SYann Gautier 
1374353bb20SYann Gautier /* Section used inside TF binaries */
138e98f594aSNicolas Le Bayon #define STM32MP_PARAM_LOAD_SIZE		U(0x00002400)	/* 9 KB for param */
1394353bb20SYann Gautier /* 256 Octets reserved for header */
1403f9c9784SYann Gautier #define STM32MP_HEADER_SIZE		U(0x00000100)
1418be574bfSYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
1428be574bfSYann Gautier #define STM32MP_HEADER_RESERVED_SIZE	U(0x3000)
1434353bb20SYann Gautier 
1440754143aSEtienne Carriere #define STM32MP_BINARY_BASE		(STM32MP_SEC_SYSRAM_BASE +	\
1453f9c9784SYann Gautier 					 STM32MP_PARAM_LOAD_SIZE +	\
1463f9c9784SYann Gautier 					 STM32MP_HEADER_SIZE)
1474353bb20SYann Gautier 
1480754143aSEtienne Carriere #define STM32MP_BINARY_SIZE		(STM32MP_SEC_SYSRAM_SIZE -	\
1493f9c9784SYann Gautier 					 (STM32MP_PARAM_LOAD_SIZE +	\
1503f9c9784SYann Gautier 					  STM32MP_HEADER_SIZE))
1514353bb20SYann Gautier 
152ac1b24d5SYann Gautier /* BL2 and BL32/sp_min require finer granularity tables */
153ac1b24d5SYann Gautier #if defined(IMAGE_BL2)
154ac1b24d5SYann Gautier #define MAX_XLAT_TABLES			U(2) /* 8 KB for mapping */
155ac1b24d5SYann Gautier #endif
156ac1b24d5SYann Gautier 
157ac1b24d5SYann Gautier #if defined(IMAGE_BL32)
158e98f594aSNicolas Le Bayon #define MAX_XLAT_TABLES			U(4) /* 16 KB for mapping */
159ac1b24d5SYann Gautier #endif
1604353bb20SYann Gautier 
1614353bb20SYann Gautier /*
1624353bb20SYann Gautier  * MAX_MMAP_REGIONS is usually:
1634353bb20SYann Gautier  * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
1644353bb20SYann Gautier  */
165964dfee1SYann Gautier #if defined(IMAGE_BL2)
166ac1b24d5SYann Gautier  #if STM32MP_USB_PROGRAMMER
167ac1b24d5SYann Gautier   #define MAX_MMAP_REGIONS		8
168ac1b24d5SYann Gautier  #else
169ac1b24d5SYann Gautier   #define MAX_MMAP_REGIONS		7
170ac1b24d5SYann Gautier  #endif
171964dfee1SYann Gautier #endif
1724353bb20SYann Gautier 
1733f9c9784SYann Gautier #define STM32MP_BL33_BASE		(STM32MP_DDR_BASE + U(0x100000))
1741d204ee4SYann Gautier #define STM32MP_BL33_MAX_SIZE		U(0x400000)
1754353bb20SYann Gautier 
17612e21dfdSLionel Debieve /* Define maximum page size for NAND devices */
17712e21dfdSLionel Debieve #define PLATFORM_MTD_MAX_PAGE_SIZE	U(0x1000)
17812e21dfdSLionel Debieve 
17912e21dfdSLionel Debieve /*******************************************************************************
1804353bb20SYann Gautier  * STM32MP1 device/io map related constants (used for MMU)
1814353bb20SYann Gautier  ******************************************************************************/
1824353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE		U(0x40000000)
1834353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE		U(0x40000000)
1844353bb20SYann Gautier 
1854353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE		U(0x80000000)
1864353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE		U(0x40000000)
1874353bb20SYann Gautier 
1884353bb20SYann Gautier /*******************************************************************************
1894353bb20SYann Gautier  * STM32MP1 RCC
1904353bb20SYann Gautier  ******************************************************************************/
1914353bb20SYann Gautier #define RCC_BASE			U(0x50000000)
1924353bb20SYann Gautier 
1934353bb20SYann Gautier /*******************************************************************************
1944353bb20SYann Gautier  * STM32MP1 PWR
1954353bb20SYann Gautier  ******************************************************************************/
1964353bb20SYann Gautier #define PWR_BASE			U(0x50001000)
1974353bb20SYann Gautier 
1984353bb20SYann Gautier /*******************************************************************************
1991fc2130cSYann Gautier  * STM32MP1 GPIO
2001fc2130cSYann Gautier  ******************************************************************************/
2011fc2130cSYann Gautier #define GPIOA_BASE			U(0x50002000)
2021fc2130cSYann Gautier #define GPIOB_BASE			U(0x50003000)
2031fc2130cSYann Gautier #define GPIOC_BASE			U(0x50004000)
2041fc2130cSYann Gautier #define GPIOD_BASE			U(0x50005000)
2051fc2130cSYann Gautier #define GPIOE_BASE			U(0x50006000)
2061fc2130cSYann Gautier #define GPIOF_BASE			U(0x50007000)
2071fc2130cSYann Gautier #define GPIOG_BASE			U(0x50008000)
2081fc2130cSYann Gautier #define GPIOH_BASE			U(0x50009000)
2091fc2130cSYann Gautier #define GPIOI_BASE			U(0x5000A000)
210111a384cSYann Gautier #if STM32MP15
2111fc2130cSYann Gautier #define GPIOJ_BASE			U(0x5000B000)
2121fc2130cSYann Gautier #define GPIOK_BASE			U(0x5000C000)
2131fc2130cSYann Gautier #define GPIOZ_BASE			U(0x54004000)
214111a384cSYann Gautier #endif
2151fc2130cSYann Gautier #define GPIO_BANK_OFFSET		U(0x1000)
2161fc2130cSYann Gautier 
2171fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */
2181fc2130cSYann Gautier #define GPIO_BANK_A			U(0)
2191fc2130cSYann Gautier #define GPIO_BANK_B			U(1)
2201fc2130cSYann Gautier #define GPIO_BANK_C			U(2)
2211fc2130cSYann Gautier #define GPIO_BANK_D			U(3)
2221fc2130cSYann Gautier #define GPIO_BANK_E			U(4)
2231fc2130cSYann Gautier #define GPIO_BANK_F			U(5)
2241fc2130cSYann Gautier #define GPIO_BANK_G			U(6)
2251fc2130cSYann Gautier #define GPIO_BANK_H			U(7)
2261fc2130cSYann Gautier #define GPIO_BANK_I			U(8)
227111a384cSYann Gautier #if STM32MP15
2281fc2130cSYann Gautier #define GPIO_BANK_J			U(9)
2291fc2130cSYann Gautier #define GPIO_BANK_K			U(10)
2301fc2130cSYann Gautier #define GPIO_BANK_Z			U(25)
2311fc2130cSYann Gautier 
2321fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT	8
233111a384cSYann Gautier #endif
2341fc2130cSYann Gautier 
2351fc2130cSYann Gautier /*******************************************************************************
2364353bb20SYann Gautier  * STM32MP1 UART
2374353bb20SYann Gautier  ******************************************************************************/
2384353bb20SYann Gautier #define USART1_BASE			U(0x5C000000)
2394353bb20SYann Gautier #define USART2_BASE			U(0x4000E000)
2404353bb20SYann Gautier #define USART3_BASE			U(0x4000F000)
2414353bb20SYann Gautier #define UART4_BASE			U(0x40010000)
2424353bb20SYann Gautier #define UART5_BASE			U(0x40011000)
2434353bb20SYann Gautier #define USART6_BASE			U(0x44003000)
2444353bb20SYann Gautier #define UART7_BASE			U(0x40018000)
2454353bb20SYann Gautier #define UART8_BASE			U(0x40019000)
2461fc2130cSYann Gautier 
2471fc2130cSYann Gautier /* For UART crash console */
2483f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE	UART4_BASE
2491fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
2503f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ	64000000
2511fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS	GPIOG_BASE
2521fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG	RCC_MP_AHB4ENSETR
2531fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN	RCC_MP_AHB4ENSETR_GPIOGEN
2541fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT		11
2551fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE	6
2561fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG	RCC_UART24CKSELR
2571fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC		RCC_UART24CKSELR_HSI
2581fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG		RCC_MP_APB1ENSETR
2591fc2130cSYann Gautier #define DEBUG_UART_TX_EN		RCC_MP_APB1ENSETR_UART4EN
260b38e2ed2SYann Gautier #define DEBUG_UART_RST_REG		RCC_APB1RSTSETR
261b38e2ed2SYann Gautier #define DEBUG_UART_RST_BIT		RCC_APB1RSTSETR_UART4RST
2624353bb20SYann Gautier 
2634353bb20SYann Gautier /*******************************************************************************
2647b3a46f0SEtienne Carriere  * STM32MP1 ETZPC
2657b3a46f0SEtienne Carriere  ******************************************************************************/
2667b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BASE		U(0x5C007000)
2677b3a46f0SEtienne Carriere 
2687b3a46f0SEtienne Carriere /* ETZPC TZMA IDs */
2697b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ROM		U(0)
2707b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_SYSRAM	U(1)
2717b3a46f0SEtienne Carriere 
2727b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ALL_SECURE	GENMASK_32(9, 0)
2737b3a46f0SEtienne Carriere 
2747b3a46f0SEtienne Carriere /* ETZPC DECPROT IDs */
2757b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_STGENC_ID	0
2767b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BKPSRAM_ID	1
2777b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_IWDG1_ID		2
2787b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART1_ID	3
2797b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI6_ID		4
2807b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C4_ID		5
2817b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG1_ID		7
2827b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH1_ID		8
2837b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP1_ID		9
2847b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRCTRL_ID	10
2857b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRPHYC_ID	11
2867b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C6_ID		12
2877b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SEC_ID_LIMIT	13
2887b3a46f0SEtienne Carriere 
2897b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM2_ID		16
2907b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM3_ID		17
2917b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM4_ID		18
2927b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM5_ID		19
2937b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM6_ID		20
2947b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM7_ID		21
2957b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM12_ID		22
2967b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM13_ID		23
2977b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM14_ID		24
2987b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM1_ID	25
2997b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_WWDG1_ID		26
3007b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI2_ID		27
3017b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI3_ID		28
3027b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPDIFRX_ID	29
3037b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART2_ID	30
3047b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART3_ID	31
3057b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART4_ID		32
3067b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART5_ID		33
3077b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C1_ID		34
3087b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C2_ID		35
3097b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C3_ID		36
3107b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C5_ID		37
3117b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CEC_ID		38
3127b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DAC_ID		39
3137b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART7_ID		40
3147b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART8_ID		41
3157b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_MDIOS_ID		44
3167b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM1_ID		48
3177b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM8_ID		49
3187b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART6_ID	51
3197b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI1_ID		52
3207b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI4_ID		53
3217b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM15_ID		54
3227b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM16_ID		55
3237b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM17_ID		56
3247b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI5_ID		57
3257b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI1_ID		58
3267b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI2_ID		59
3277b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI3_ID		60
3287b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DFSDM_ID		61
3297b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TT_FDCAN_ID	62
3307b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM2_ID	64
3317b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM3_ID	65
3327b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM4_ID	66
3337b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM5_ID	67
3347b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI4_ID		68
3357b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_VREFBUF_ID	69
3367b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DCMI_ID		70
3377b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRC2_ID		71
3387b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ADC_ID		72
3397b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH2_ID		73
3407b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG2_ID		74
3417b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP2_ID		75
3427b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM1_ID		80
3437b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM2_ID		81
3447b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM3_ID		82
3457b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM4_ID		83
3467b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RETRAM_ID	84
3477b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_OTG_ID		85
3487b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SDMMC3_ID	86
3497b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBSD3_ID	87
3507b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA1_ID		88
3517b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA2_ID		89
3527b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMAMUX_ID	90
3537b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_FMC_ID		91
3547b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_QSPI_ID		92
3557b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBQ_ID		93
3567b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ETH_ID		94
3577b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RSV_ID		95
3587b3a46f0SEtienne Carriere 
3597b3a46f0SEtienne Carriere #define STM32MP_ETZPC_MAX_ID		96
3607b3a46f0SEtienne Carriere 
3617b3a46f0SEtienne Carriere /*******************************************************************************
3624353bb20SYann Gautier  * STM32MP1 TZC (TZ400)
3634353bb20SYann Gautier  ******************************************************************************/
3644353bb20SYann Gautier #define STM32MP1_TZC_BASE		U(0x5C006000)
3654353bb20SYann Gautier 
3661e80c498SYann Gautier #define STM32MP1_FILTER_BIT_ALL		(TZC_400_REGION_ATTR_FILTER_BIT(0) | \
3671e80c498SYann Gautier 					 TZC_400_REGION_ATTR_FILTER_BIT(1))
3684353bb20SYann Gautier 
3694353bb20SYann Gautier /*******************************************************************************
3704353bb20SYann Gautier  * STM32MP1 SDMMC
3714353bb20SYann Gautier  ******************************************************************************/
3723f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE		U(0x58005000)
3733f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE		U(0x58007000)
3743f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE		U(0x48004000)
3754353bb20SYann Gautier 
37629a50727SYann Gautier #define STM32MP_MMC_INIT_FREQ			U(400000)	/*400 KHz*/
37729a50727SYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ	U(25000000)	/*25 MHz*/
37829a50727SYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ		U(50000000)	/*50 MHz*/
37929a50727SYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ	U(26000000)	/*26 MHz*/
38029a50727SYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ	U(52000000)	/*52 MHz*/
3814353bb20SYann Gautier 
3824353bb20SYann Gautier /*******************************************************************************
38388ef0425SYann Gautier  * STM32MP1 BSEC / OTP
38488ef0425SYann Gautier  ******************************************************************************/
38588ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID		0x5FU
38688ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START	0x20U
38788ef0425SYann Gautier 
38888ef0425SYann Gautier #define OTP_MAX_SIZE			(STM32MP1_OTP_MAX_ID + 1U)
38988ef0425SYann Gautier 
390ae3ce8b2SLionel Debieve /* OTP labels */
391ae3ce8b2SLionel Debieve #define CFG0_OTP			"cfg0_otp"
392ae3ce8b2SLionel Debieve #define PART_NUMBER_OTP			"part_number_otp"
39330eea116SYann Gautier #if STM32MP15
394ae3ce8b2SLionel Debieve #define PACKAGE_OTP			"package_otp"
39530eea116SYann Gautier #endif
396ae3ce8b2SLionel Debieve #define HW2_OTP				"hw2_otp"
397ae3ce8b2SLionel Debieve #define NAND_OTP			"nand_otp"
398f5a3688bSYann Gautier #define MONOTONIC_OTP			"monotonic_otp"
399ae3ce8b2SLionel Debieve #define UID_OTP				"uid_otp"
400ae3ce8b2SLionel Debieve #define BOARD_ID_OTP			"board_id"
40188ef0425SYann Gautier 
40288ef0425SYann Gautier /* OTP mask */
403ae3ce8b2SLionel Debieve /* CFG0 */
404ae3ce8b2SLionel Debieve #define CFG0_CLOSED_DEVICE		BIT(6)
40588ef0425SYann Gautier 
406dec286ddSYann Gautier /* PART NUMBER */
40730eea116SYann Gautier #if STM32MP13
40830eea116SYann Gautier #define PART_NUMBER_OTP_PART_MASK	GENMASK_32(11, 0)
40930eea116SYann Gautier #endif
41030eea116SYann Gautier #if STM32MP15
411dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_MASK	GENMASK_32(7, 0)
41230eea116SYann Gautier #endif
413dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_SHIFT	0
414dec286ddSYann Gautier 
415dec286ddSYann Gautier /* PACKAGE */
41630eea116SYann Gautier #if STM32MP15
417dec286ddSYann Gautier #define PACKAGE_OTP_PKG_MASK		GENMASK_32(29, 27)
418dec286ddSYann Gautier #define PACKAGE_OTP_PKG_SHIFT		27
41930eea116SYann Gautier #endif
420dec286ddSYann Gautier 
42173680c23SYann Gautier /* IWDG OTP */
42273680c23SYann Gautier #define HW2_OTP_IWDG_HW_POS		U(3)
42373680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STOP_POS	U(5)
42473680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STANDBY_POS	U(7)
42573680c23SYann Gautier 
426f33b2433SYann Gautier /* HW2 OTP */
427f33b2433SYann Gautier #define HW2_OTP_PRODUCT_BELOW_2V5	BIT(13)
428f33b2433SYann Gautier 
42912e21dfdSLionel Debieve /* NAND OTP */
43012e21dfdSLionel Debieve /* NAND parameter storage flag */
43112e21dfdSLionel Debieve #define NAND_PARAM_STORED_IN_OTP	BIT(31)
43212e21dfdSLionel Debieve 
43312e21dfdSLionel Debieve /* NAND page size in bytes */
43412e21dfdSLionel Debieve #define NAND_PAGE_SIZE_MASK		GENMASK_32(30, 29)
43512e21dfdSLionel Debieve #define NAND_PAGE_SIZE_SHIFT		29
43612e21dfdSLionel Debieve #define NAND_PAGE_SIZE_2K		U(0)
43712e21dfdSLionel Debieve #define NAND_PAGE_SIZE_4K		U(1)
43812e21dfdSLionel Debieve #define NAND_PAGE_SIZE_8K		U(2)
43912e21dfdSLionel Debieve 
44012e21dfdSLionel Debieve /* NAND block size in pages */
44112e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_MASK		GENMASK_32(28, 27)
44212e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_SHIFT		27
44312e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_64_PAGES	U(0)
44412e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_128_PAGES	U(1)
44512e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_256_PAGES	U(2)
44612e21dfdSLionel Debieve 
44712e21dfdSLionel Debieve /* NAND number of block (in unit of 256 blocs) */
44812e21dfdSLionel Debieve #define NAND_BLOCK_NB_MASK		GENMASK_32(26, 19)
44912e21dfdSLionel Debieve #define NAND_BLOCK_NB_SHIFT		19
45012e21dfdSLionel Debieve #define NAND_BLOCK_NB_UNIT		U(256)
45112e21dfdSLionel Debieve 
45212e21dfdSLionel Debieve /* NAND bus width in bits */
45312e21dfdSLionel Debieve #define NAND_WIDTH_MASK			BIT(18)
45412e21dfdSLionel Debieve #define NAND_WIDTH_SHIFT		18
45512e21dfdSLionel Debieve 
45612e21dfdSLionel Debieve /* NAND number of ECC bits per 512 bytes */
45712e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_MASK		GENMASK_32(17, 15)
45812e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_SHIFT		15
45912e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_UNSET		U(0)
46012e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_1_BITS		U(1)
46112e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_4_BITS		U(2)
46212e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_8_BITS		U(3)
46312e21dfdSLionel Debieve #define NAND_ECC_ON_DIE			U(4)
46412e21dfdSLionel Debieve 
46557044228SLionel Debieve /* NAND number of planes */
46657044228SLionel Debieve #define NAND_PLANE_BIT_NB_MASK		BIT(14)
46757044228SLionel Debieve 
468f5a3688bSYann Gautier /* MONOTONIC OTP */
469f5a3688bSYann Gautier #define MAX_MONOTONIC_VALUE		32
470f5a3688bSYann Gautier 
471942f6be2SPatrick Delaunay /* UID OTP */
472942f6be2SPatrick Delaunay #define UID_WORD_NB			U(3)
473942f6be2SPatrick Delaunay 
47488ef0425SYann Gautier /*******************************************************************************
475e58a53fbSYann Gautier  * STM32MP1 TAMP
476e58a53fbSYann Gautier  ******************************************************************************/
477e58a53fbSYann Gautier #define TAMP_BASE			U(0x5C00A000)
478e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE		(TAMP_BASE + U(0x100))
479e58a53fbSYann Gautier 
480d5dfdeb6SJulius Werner #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
481c870188dSNicolas Toromanoff static inline uintptr_t tamp_bkpr(uint32_t idx)
482e58a53fbSYann Gautier {
483e58a53fbSYann Gautier 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
484e58a53fbSYann Gautier }
485e58a53fbSYann Gautier #endif
486e58a53fbSYann Gautier 
487e58a53fbSYann Gautier /*******************************************************************************
488942f6be2SPatrick Delaunay  * STM32MP1 USB
489942f6be2SPatrick Delaunay  ******************************************************************************/
490942f6be2SPatrick Delaunay #define USB_OTG_BASE			U(0x49000000)
491942f6be2SPatrick Delaunay 
492942f6be2SPatrick Delaunay /*******************************************************************************
4934353bb20SYann Gautier  * STM32MP1 DDRCTRL
4944353bb20SYann Gautier  ******************************************************************************/
4954353bb20SYann Gautier #define DDRCTRL_BASE			U(0x5A003000)
4964353bb20SYann Gautier 
4974353bb20SYann Gautier /*******************************************************************************
4984353bb20SYann Gautier  * STM32MP1 DDRPHYC
4994353bb20SYann Gautier  ******************************************************************************/
5004353bb20SYann Gautier #define DDRPHYC_BASE			U(0x5A004000)
5014353bb20SYann Gautier 
5024353bb20SYann Gautier /*******************************************************************************
50373680c23SYann Gautier  * STM32MP1 IWDG
50473680c23SYann Gautier  ******************************************************************************/
50573680c23SYann Gautier #define IWDG_MAX_INSTANCE		U(2)
50673680c23SYann Gautier #define IWDG1_INST			U(0)
50773680c23SYann Gautier #define IWDG2_INST			U(1)
50873680c23SYann Gautier 
50973680c23SYann Gautier #define IWDG1_BASE			U(0x5C003000)
51073680c23SYann Gautier #define IWDG2_BASE			U(0x5A002000)
51173680c23SYann Gautier 
51273680c23SYann Gautier /*******************************************************************************
5130651b5b7SEtienne Carriere  * Miscellaneous STM32MP1 peripherals base address
5144353bb20SYann Gautier  ******************************************************************************/
515ade9ce03SYann Gautier #define BSEC_BASE			U(0x5C005000)
516*52ac9983SYann Gautier #if STM32MP13
517*52ac9983SYann Gautier #define CRYP_BASE			U(0x54002000)
518*52ac9983SYann Gautier #endif
519*52ac9983SYann Gautier #if STM32MP15
5200651b5b7SEtienne Carriere #define CRYP1_BASE			U(0x54001000)
521*52ac9983SYann Gautier #endif
52273680c23SYann Gautier #define DBGMCU_BASE			U(0x50081000)
523*52ac9983SYann Gautier #if STM32MP13
524*52ac9983SYann Gautier #define HASH_BASE			U(0x54003000)
525*52ac9983SYann Gautier #endif
526*52ac9983SYann Gautier #if STM32MP15
5270651b5b7SEtienne Carriere #define HASH1_BASE			U(0x54002000)
528*52ac9983SYann Gautier #endif
529*52ac9983SYann Gautier #if STM32MP13
530*52ac9983SYann Gautier #define I2C3_BASE			U(0x4C004000)
531*52ac9983SYann Gautier #define I2C4_BASE			U(0x4C005000)
532*52ac9983SYann Gautier #define I2C5_BASE			U(0x4C006000)
533*52ac9983SYann Gautier #endif
534*52ac9983SYann Gautier #if STM32MP15
5350651b5b7SEtienne Carriere #define I2C4_BASE			U(0x5C002000)
5360651b5b7SEtienne Carriere #define I2C6_BASE			U(0x5c009000)
537*52ac9983SYann Gautier #endif
538*52ac9983SYann Gautier #if STM32MP13
539*52ac9983SYann Gautier #define RNG_BASE			U(0x54004000)
540*52ac9983SYann Gautier #endif
541*52ac9983SYann Gautier #if STM32MP15
5420651b5b7SEtienne Carriere #define RNG1_BASE			U(0x54003000)
543*52ac9983SYann Gautier #endif
5440651b5b7SEtienne Carriere #define RTC_BASE			U(0x5c004000)
545*52ac9983SYann Gautier #if STM32MP13
546*52ac9983SYann Gautier #define SPI4_BASE			U(0x4C002000)
547*52ac9983SYann Gautier #define SPI5_BASE			U(0x4C003000)
548*52ac9983SYann Gautier #endif
549*52ac9983SYann Gautier #if STM32MP15
5500651b5b7SEtienne Carriere #define SPI6_BASE			U(0x5c001000)
551*52ac9983SYann Gautier #endif
552ade9ce03SYann Gautier #define STGEN_BASE			U(0x5c008000)
553ade9ce03SYann Gautier #define SYSCFG_BASE			U(0x50020000)
55473680c23SYann Gautier 
55573680c23SYann Gautier /*******************************************************************************
556*52ac9983SYann Gautier  * STM32MP13 SAES
557*52ac9983SYann Gautier  ******************************************************************************/
558*52ac9983SYann Gautier #define SAES_BASE			U(0x54005000)
559*52ac9983SYann Gautier 
560*52ac9983SYann Gautier /*******************************************************************************
561*52ac9983SYann Gautier  * STM32MP13 PKA
562*52ac9983SYann Gautier  ******************************************************************************/
563*52ac9983SYann Gautier #define PKA_BASE			U(0x54006000)
564*52ac9983SYann Gautier 
565*52ac9983SYann Gautier /*******************************************************************************
566bba9fdeeSYann Gautier  * REGULATORS
567bba9fdeeSYann Gautier  ******************************************************************************/
568bba9fdeeSYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
569bba9fdeeSYann Gautier #define PLAT_NB_RDEVS			U(19)
570967a8e63SPascal Paillet /* 1 FIXED */
571967a8e63SPascal Paillet #define PLAT_NB_FIXED_REGS		U(1)
572bba9fdeeSYann Gautier 
573bba9fdeeSYann Gautier /*******************************************************************************
574447b2b13SYann Gautier  * Device Tree defines
575447b2b13SYann Gautier  ******************************************************************************/
57610e7a9e9SYann Gautier #define DT_BSEC_COMPAT			"st,stm32mp15-bsec"
57706e55dc8SNicolas Le Bayon #define DT_DDR_COMPAT			"st,stm32mp1-ddr"
57873680c23SYann Gautier #define DT_IWDG_COMPAT			"st,stm32mp1-iwdg"
579dfbdbd06SNicolas Le Bayon #define DT_NVMEM_LAYOUT_COMPAT		"st,stm32-nvmem-layout"
580277d6af5SYann Gautier #define DT_PWR_COMPAT			"st,stm32mp1,pwr-reg"
581447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT		"st,stm32mp1-rcc"
582812daf91SLionel Debieve #define DT_RCC_SEC_CLK_COMPAT		"st,stm32mp1-rcc-secure"
583447b2b13SYann Gautier 
5844353bb20SYann Gautier #endif /* STM32MP1_DEF_H */
585