14353bb20SYann Gautier /* 21e80c498SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef STM32MP1_DEF_H 84353bb20SYann Gautier #define STM32MP1_DEF_H 94353bb20SYann Gautier 1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h> 12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h> 1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 164353bb20SYann Gautier 17d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1873680c23SYann Gautier #include <drivers/st/bsec.h> 19e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h> 20e0a8ce5dSYann Gautier 216e6ab282SYann Gautier #include <boot_api.h> 224bdb1a7aSLionel Debieve #include <stm32mp_auth.h> 23c9d75b3cSYann Gautier #include <stm32mp_common.h> 24c9d75b3cSYann Gautier #include <stm32mp_dt.h> 250d21680cSYann Gautier #include <stm32mp_shres_helpers.h> 26dec286ddSYann Gautier #include <stm32mp1_dbgmcu.h> 276e6ab282SYann Gautier #include <stm32mp1_private.h> 28eafe0eb0SEtienne Carriere #include <stm32mp1_shared_resources.h> 296e6ab282SYann Gautier #endif 306e6ab282SYann Gautier 31*1d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 32*1d204ee4SYann Gautier #include "stm32mp1_fip_def.h" 33*1d204ee4SYann Gautier #else /* STM32MP_USE_STM32IMAGE */ 34*1d204ee4SYann Gautier #include "stm32mp1_stm32image_def.h" 35*1d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 36*1d204ee4SYann Gautier 374353bb20SYann Gautier /******************************************************************************* 38dec286ddSYann Gautier * CHIP ID 39dec286ddSYann Gautier ******************************************************************************/ 4092661e01SYann Gautier #define STM32MP1_CHIP_ID U(0x500) 4192661e01SYann Gautier 42dec286ddSYann Gautier #define STM32MP157C_PART_NB U(0x05000000) 43dec286ddSYann Gautier #define STM32MP157A_PART_NB U(0x05000001) 44dec286ddSYann Gautier #define STM32MP153C_PART_NB U(0x05000024) 45dec286ddSYann Gautier #define STM32MP153A_PART_NB U(0x05000025) 46dec286ddSYann Gautier #define STM32MP151C_PART_NB U(0x0500002E) 47dec286ddSYann Gautier #define STM32MP151A_PART_NB U(0x0500002F) 488ccf4954SLionel Debieve #define STM32MP157F_PART_NB U(0x05000080) 498ccf4954SLionel Debieve #define STM32MP157D_PART_NB U(0x05000081) 508ccf4954SLionel Debieve #define STM32MP153F_PART_NB U(0x050000A4) 518ccf4954SLionel Debieve #define STM32MP153D_PART_NB U(0x050000A5) 528ccf4954SLionel Debieve #define STM32MP151F_PART_NB U(0x050000AE) 538ccf4954SLionel Debieve #define STM32MP151D_PART_NB U(0x050000AF) 54dec286ddSYann Gautier 55dec286ddSYann Gautier #define STM32MP1_REV_B U(0x2000) 56ffb3f277SLionel Debieve #define STM32MP1_REV_Z U(0x2001) 57dec286ddSYann Gautier 58dec286ddSYann Gautier /******************************************************************************* 59dec286ddSYann Gautier * PACKAGE ID 60dec286ddSYann Gautier ******************************************************************************/ 61dec286ddSYann Gautier #define PKG_AA_LFBGA448 U(4) 62dec286ddSYann Gautier #define PKG_AB_LFBGA354 U(3) 63dec286ddSYann Gautier #define PKG_AC_TFBGA361 U(2) 64dec286ddSYann Gautier #define PKG_AD_TFBGA257 U(1) 65dec286ddSYann Gautier 66dec286ddSYann Gautier /******************************************************************************* 674353bb20SYann Gautier * STM32MP1 memory map related constants 684353bb20SYann Gautier ******************************************************************************/ 694bdb1a7aSLionel Debieve #define STM32MP_ROM_BASE U(0x00000000) 704bdb1a7aSLionel Debieve #define STM32MP_ROM_SIZE U(0x00020000) 714353bb20SYann Gautier 723f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 733f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 744353bb20SYann Gautier 750754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE 760754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \ 770754143aSEtienne Carriere STM32MP_SYSRAM_SIZE - \ 780754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 790754143aSEtienne Carriere 80fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE 81fdaaaeb4SEtienne Carriere #define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE 82fdaaaeb4SEtienne Carriere 830754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE 840754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \ 850754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 860754143aSEtienne Carriere 874353bb20SYann Gautier /* DDR configuration */ 883f9c9784SYann Gautier #define STM32MP_DDR_BASE U(0xC0000000) 893f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 901989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 911989a19cSYann Gautier #define STM32MP_DDR_S_SIZE U(0x01E00000) /* 30 MB */ 921989a19cSYann Gautier #define STM32MP_DDR_SHMEM_SIZE U(0x00200000) /* 2 MB */ 93e6cc3ccfSYann Gautier #else 94e6cc3ccfSYann Gautier #define STM32MP_DDR_S_SIZE U(0) 95e6cc3ccfSYann Gautier #define STM32MP_DDR_SHMEM_SIZE U(0) 961989a19cSYann Gautier #endif 974353bb20SYann Gautier 984353bb20SYann Gautier /* DDR power initializations */ 99d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1004353bb20SYann Gautier enum ddr_type { 1014353bb20SYann Gautier STM32MP_DDR3, 1024353bb20SYann Gautier STM32MP_LPDDR2, 1034b549b21SYann Gautier STM32MP_LPDDR3 1044353bb20SYann Gautier }; 1054353bb20SYann Gautier #endif 1064353bb20SYann Gautier 1074353bb20SYann Gautier /* Section used inside TF binaries */ 108e98f594aSNicolas Le Bayon #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 1094353bb20SYann Gautier /* 256 Octets reserved for header */ 1103f9c9784SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000100) 1114353bb20SYann Gautier 1120754143aSEtienne Carriere #define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \ 1133f9c9784SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 1143f9c9784SYann Gautier STM32MP_HEADER_SIZE) 1154353bb20SYann Gautier 1160754143aSEtienne Carriere #define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \ 1173f9c9784SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 1183f9c9784SYann Gautier STM32MP_HEADER_SIZE)) 1194353bb20SYann Gautier 120e98f594aSNicolas Le Bayon /* BL2 and BL32/sp_min require 4 tables */ 121e98f594aSNicolas Le Bayon #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 1224353bb20SYann Gautier 1234353bb20SYann Gautier /* 1244353bb20SYann Gautier * MAX_MMAP_REGIONS is usually: 1254353bb20SYann Gautier * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 1264353bb20SYann Gautier */ 127964dfee1SYann Gautier #if defined(IMAGE_BL2) 1284353bb20SYann Gautier #define MAX_MMAP_REGIONS 11 129964dfee1SYann Gautier #endif 1304353bb20SYann Gautier 1313f9c9784SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 132*1d204ee4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 1334353bb20SYann Gautier 13412e21dfdSLionel Debieve /* Define maximum page size for NAND devices */ 13512e21dfdSLionel Debieve #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000) 13612e21dfdSLionel Debieve 13712e21dfdSLionel Debieve /******************************************************************************* 1384353bb20SYann Gautier * STM32MP1 device/io map related constants (used for MMU) 1394353bb20SYann Gautier ******************************************************************************/ 1404353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE U(0x40000000) 1414353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE U(0x40000000) 1424353bb20SYann Gautier 1434353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE U(0x80000000) 1444353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE U(0x40000000) 1454353bb20SYann Gautier 1464353bb20SYann Gautier /******************************************************************************* 1474353bb20SYann Gautier * STM32MP1 RCC 1484353bb20SYann Gautier ******************************************************************************/ 1494353bb20SYann Gautier #define RCC_BASE U(0x50000000) 1504353bb20SYann Gautier 1514353bb20SYann Gautier /******************************************************************************* 1524353bb20SYann Gautier * STM32MP1 PWR 1534353bb20SYann Gautier ******************************************************************************/ 1544353bb20SYann Gautier #define PWR_BASE U(0x50001000) 1554353bb20SYann Gautier 1564353bb20SYann Gautier /******************************************************************************* 1571fc2130cSYann Gautier * STM32MP1 GPIO 1581fc2130cSYann Gautier ******************************************************************************/ 1591fc2130cSYann Gautier #define GPIOA_BASE U(0x50002000) 1601fc2130cSYann Gautier #define GPIOB_BASE U(0x50003000) 1611fc2130cSYann Gautier #define GPIOC_BASE U(0x50004000) 1621fc2130cSYann Gautier #define GPIOD_BASE U(0x50005000) 1631fc2130cSYann Gautier #define GPIOE_BASE U(0x50006000) 1641fc2130cSYann Gautier #define GPIOF_BASE U(0x50007000) 1651fc2130cSYann Gautier #define GPIOG_BASE U(0x50008000) 1661fc2130cSYann Gautier #define GPIOH_BASE U(0x50009000) 1671fc2130cSYann Gautier #define GPIOI_BASE U(0x5000A000) 1681fc2130cSYann Gautier #define GPIOJ_BASE U(0x5000B000) 1691fc2130cSYann Gautier #define GPIOK_BASE U(0x5000C000) 1701fc2130cSYann Gautier #define GPIOZ_BASE U(0x54004000) 1711fc2130cSYann Gautier #define GPIO_BANK_OFFSET U(0x1000) 1721fc2130cSYann Gautier 1731fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */ 1741fc2130cSYann Gautier #define GPIO_BANK_A U(0) 1751fc2130cSYann Gautier #define GPIO_BANK_B U(1) 1761fc2130cSYann Gautier #define GPIO_BANK_C U(2) 1771fc2130cSYann Gautier #define GPIO_BANK_D U(3) 1781fc2130cSYann Gautier #define GPIO_BANK_E U(4) 1791fc2130cSYann Gautier #define GPIO_BANK_F U(5) 1801fc2130cSYann Gautier #define GPIO_BANK_G U(6) 1811fc2130cSYann Gautier #define GPIO_BANK_H U(7) 1821fc2130cSYann Gautier #define GPIO_BANK_I U(8) 1831fc2130cSYann Gautier #define GPIO_BANK_J U(9) 1841fc2130cSYann Gautier #define GPIO_BANK_K U(10) 1851fc2130cSYann Gautier #define GPIO_BANK_Z U(25) 1861fc2130cSYann Gautier 1871fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 1881fc2130cSYann Gautier 1891fc2130cSYann Gautier /******************************************************************************* 1904353bb20SYann Gautier * STM32MP1 UART 1914353bb20SYann Gautier ******************************************************************************/ 1924353bb20SYann Gautier #define USART1_BASE U(0x5C000000) 1934353bb20SYann Gautier #define USART2_BASE U(0x4000E000) 1944353bb20SYann Gautier #define USART3_BASE U(0x4000F000) 1954353bb20SYann Gautier #define UART4_BASE U(0x40010000) 1964353bb20SYann Gautier #define UART5_BASE U(0x40011000) 1974353bb20SYann Gautier #define USART6_BASE U(0x44003000) 1984353bb20SYann Gautier #define UART7_BASE U(0x40018000) 1994353bb20SYann Gautier #define UART8_BASE U(0x40019000) 2003f9c9784SYann Gautier #define STM32MP_UART_BAUDRATE U(115200) 2011fc2130cSYann Gautier 2021fc2130cSYann Gautier /* For UART crash console */ 2033f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE UART4_BASE 2041fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 2053f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 2061fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 2071fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 2081fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 2091fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT 11 2101fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 2111fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 2121fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 2131fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 2141fc2130cSYann Gautier #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 2154353bb20SYann Gautier 2164353bb20SYann Gautier /******************************************************************************* 2177b3a46f0SEtienne Carriere * STM32MP1 ETZPC 2187b3a46f0SEtienne Carriere ******************************************************************************/ 2197b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BASE U(0x5C007000) 2207b3a46f0SEtienne Carriere 2217b3a46f0SEtienne Carriere /* ETZPC TZMA IDs */ 2227b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ROM U(0) 2237b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_SYSRAM U(1) 2247b3a46f0SEtienne Carriere 2257b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0) 2267b3a46f0SEtienne Carriere 2277b3a46f0SEtienne Carriere /* ETZPC DECPROT IDs */ 2287b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_STGENC_ID 0 2297b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BKPSRAM_ID 1 2307b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_IWDG1_ID 2 2317b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART1_ID 3 2327b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI6_ID 4 2337b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C4_ID 5 2347b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG1_ID 7 2357b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH1_ID 8 2367b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP1_ID 9 2377b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRCTRL_ID 10 2387b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRPHYC_ID 11 2397b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C6_ID 12 2407b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SEC_ID_LIMIT 13 2417b3a46f0SEtienne Carriere 2427b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM2_ID 16 2437b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM3_ID 17 2447b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM4_ID 18 2457b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM5_ID 19 2467b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM6_ID 20 2477b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM7_ID 21 2487b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM12_ID 22 2497b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM13_ID 23 2507b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM14_ID 24 2517b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM1_ID 25 2527b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_WWDG1_ID 26 2537b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI2_ID 27 2547b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI3_ID 28 2557b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPDIFRX_ID 29 2567b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART2_ID 30 2577b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART3_ID 31 2587b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART4_ID 32 2597b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART5_ID 33 2607b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C1_ID 34 2617b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C2_ID 35 2627b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C3_ID 36 2637b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C5_ID 37 2647b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CEC_ID 38 2657b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DAC_ID 39 2667b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART7_ID 40 2677b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART8_ID 41 2687b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_MDIOS_ID 44 2697b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM1_ID 48 2707b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM8_ID 49 2717b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART6_ID 51 2727b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI1_ID 52 2737b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI4_ID 53 2747b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM15_ID 54 2757b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM16_ID 55 2767b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM17_ID 56 2777b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI5_ID 57 2787b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI1_ID 58 2797b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI2_ID 59 2807b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI3_ID 60 2817b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DFSDM_ID 61 2827b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TT_FDCAN_ID 62 2837b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM2_ID 64 2847b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM3_ID 65 2857b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM4_ID 66 2867b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM5_ID 67 2877b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI4_ID 68 2887b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_VREFBUF_ID 69 2897b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DCMI_ID 70 2907b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRC2_ID 71 2917b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ADC_ID 72 2927b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH2_ID 73 2937b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG2_ID 74 2947b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP2_ID 75 2957b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM1_ID 80 2967b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM2_ID 81 2977b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM3_ID 82 2987b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM4_ID 83 2997b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RETRAM_ID 84 3007b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_OTG_ID 85 3017b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SDMMC3_ID 86 3027b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBSD3_ID 87 3037b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA1_ID 88 3047b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA2_ID 89 3057b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMAMUX_ID 90 3067b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_FMC_ID 91 3077b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_QSPI_ID 92 3087b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBQ_ID 93 3097b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ETH_ID 94 3107b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RSV_ID 95 3117b3a46f0SEtienne Carriere 3127b3a46f0SEtienne Carriere #define STM32MP_ETZPC_MAX_ID 96 3137b3a46f0SEtienne Carriere 3147b3a46f0SEtienne Carriere /******************************************************************************* 3154353bb20SYann Gautier * STM32MP1 TZC (TZ400) 3164353bb20SYann Gautier ******************************************************************************/ 3174353bb20SYann Gautier #define STM32MP1_TZC_BASE U(0x5C006000) 3184353bb20SYann Gautier 3194353bb20SYann Gautier #define STM32MP1_TZC_A7_ID U(0) 320b053a22eSYann Gautier #define STM32MP1_TZC_M4_ID U(1) 3214353bb20SYann Gautier #define STM32MP1_TZC_LCD_ID U(3) 3224353bb20SYann Gautier #define STM32MP1_TZC_GPU_ID U(4) 3234353bb20SYann Gautier #define STM32MP1_TZC_MDMA_ID U(5) 3244353bb20SYann Gautier #define STM32MP1_TZC_DMA_ID U(6) 3254353bb20SYann Gautier #define STM32MP1_TZC_USB_HOST_ID U(7) 3264353bb20SYann Gautier #define STM32MP1_TZC_USB_OTG_ID U(8) 3274353bb20SYann Gautier #define STM32MP1_TZC_SDMMC_ID U(9) 3284353bb20SYann Gautier #define STM32MP1_TZC_ETH_ID U(10) 3294353bb20SYann Gautier #define STM32MP1_TZC_DAP_ID U(15) 3304353bb20SYann Gautier 3311e80c498SYann Gautier #define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \ 3321e80c498SYann Gautier TZC_400_REGION_ATTR_FILTER_BIT(1)) 3334353bb20SYann Gautier 3344353bb20SYann Gautier /******************************************************************************* 3354353bb20SYann Gautier * STM32MP1 SDMMC 3364353bb20SYann Gautier ******************************************************************************/ 3373f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE U(0x58005000) 3383f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE U(0x58007000) 3393f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48004000) 3404353bb20SYann Gautier 34129a50727SYann Gautier #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/ 34229a50727SYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/ 34329a50727SYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/ 34429a50727SYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/ 34529a50727SYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/ 3464353bb20SYann Gautier 3474353bb20SYann Gautier /******************************************************************************* 34888ef0425SYann Gautier * STM32MP1 BSEC / OTP 34988ef0425SYann Gautier ******************************************************************************/ 35088ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID 0x5FU 35188ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START 0x20U 35288ef0425SYann Gautier 35388ef0425SYann Gautier #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 35488ef0425SYann Gautier 35588ef0425SYann Gautier /* OTP offsets */ 35688ef0425SYann Gautier #define DATA0_OTP U(0) 357dec286ddSYann Gautier #define PART_NUMBER_OTP U(1) 35812e21dfdSLionel Debieve #define NAND_OTP U(9) 359dec286ddSYann Gautier #define PACKAGE_OTP U(16) 360f33b2433SYann Gautier #define HW2_OTP U(18) 36188ef0425SYann Gautier 36288ef0425SYann Gautier /* OTP mask */ 36388ef0425SYann Gautier /* DATA0 */ 36488ef0425SYann Gautier #define DATA0_OTP_SECURED BIT(6) 36588ef0425SYann Gautier 366dec286ddSYann Gautier /* PART NUMBER */ 367dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0) 368dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_SHIFT 0 369dec286ddSYann Gautier 370dec286ddSYann Gautier /* PACKAGE */ 371dec286ddSYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27) 372dec286ddSYann Gautier #define PACKAGE_OTP_PKG_SHIFT 27 373dec286ddSYann Gautier 37473680c23SYann Gautier /* IWDG OTP */ 37573680c23SYann Gautier #define HW2_OTP_IWDG_HW_POS U(3) 37673680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STOP_POS U(5) 37773680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STANDBY_POS U(7) 37873680c23SYann Gautier 379f33b2433SYann Gautier /* HW2 OTP */ 380f33b2433SYann Gautier #define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13) 381f33b2433SYann Gautier 38212e21dfdSLionel Debieve /* NAND OTP */ 38312e21dfdSLionel Debieve /* NAND parameter storage flag */ 38412e21dfdSLionel Debieve #define NAND_PARAM_STORED_IN_OTP BIT(31) 38512e21dfdSLionel Debieve 38612e21dfdSLionel Debieve /* NAND page size in bytes */ 38712e21dfdSLionel Debieve #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 38812e21dfdSLionel Debieve #define NAND_PAGE_SIZE_SHIFT 29 38912e21dfdSLionel Debieve #define NAND_PAGE_SIZE_2K U(0) 39012e21dfdSLionel Debieve #define NAND_PAGE_SIZE_4K U(1) 39112e21dfdSLionel Debieve #define NAND_PAGE_SIZE_8K U(2) 39212e21dfdSLionel Debieve 39312e21dfdSLionel Debieve /* NAND block size in pages */ 39412e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 39512e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_SHIFT 27 39612e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_64_PAGES U(0) 39712e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_128_PAGES U(1) 39812e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_256_PAGES U(2) 39912e21dfdSLionel Debieve 40012e21dfdSLionel Debieve /* NAND number of block (in unit of 256 blocs) */ 40112e21dfdSLionel Debieve #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 40212e21dfdSLionel Debieve #define NAND_BLOCK_NB_SHIFT 19 40312e21dfdSLionel Debieve #define NAND_BLOCK_NB_UNIT U(256) 40412e21dfdSLionel Debieve 40512e21dfdSLionel Debieve /* NAND bus width in bits */ 40612e21dfdSLionel Debieve #define NAND_WIDTH_MASK BIT(18) 40712e21dfdSLionel Debieve #define NAND_WIDTH_SHIFT 18 40812e21dfdSLionel Debieve 40912e21dfdSLionel Debieve /* NAND number of ECC bits per 512 bytes */ 41012e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 41112e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_SHIFT 15 41212e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_UNSET U(0) 41312e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_1_BITS U(1) 41412e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_4_BITS U(2) 41512e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_8_BITS U(3) 41612e21dfdSLionel Debieve #define NAND_ECC_ON_DIE U(4) 41712e21dfdSLionel Debieve 41857044228SLionel Debieve /* NAND number of planes */ 41957044228SLionel Debieve #define NAND_PLANE_BIT_NB_MASK BIT(14) 42057044228SLionel Debieve 42188ef0425SYann Gautier /******************************************************************************* 422e58a53fbSYann Gautier * STM32MP1 TAMP 423e58a53fbSYann Gautier ******************************************************************************/ 424e58a53fbSYann Gautier #define TAMP_BASE U(0x5C00A000) 425e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 426e58a53fbSYann Gautier 427d5dfdeb6SJulius Werner #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 428e58a53fbSYann Gautier static inline uint32_t tamp_bkpr(uint32_t idx) 429e58a53fbSYann Gautier { 430e58a53fbSYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 431e58a53fbSYann Gautier } 432e58a53fbSYann Gautier #endif 433e58a53fbSYann Gautier 434e58a53fbSYann Gautier /******************************************************************************* 4354353bb20SYann Gautier * STM32MP1 DDRCTRL 4364353bb20SYann Gautier ******************************************************************************/ 4374353bb20SYann Gautier #define DDRCTRL_BASE U(0x5A003000) 4384353bb20SYann Gautier 4394353bb20SYann Gautier /******************************************************************************* 4404353bb20SYann Gautier * STM32MP1 DDRPHYC 4414353bb20SYann Gautier ******************************************************************************/ 4424353bb20SYann Gautier #define DDRPHYC_BASE U(0x5A004000) 4434353bb20SYann Gautier 4444353bb20SYann Gautier /******************************************************************************* 44573680c23SYann Gautier * STM32MP1 IWDG 44673680c23SYann Gautier ******************************************************************************/ 44773680c23SYann Gautier #define IWDG_MAX_INSTANCE U(2) 44873680c23SYann Gautier #define IWDG1_INST U(0) 44973680c23SYann Gautier #define IWDG2_INST U(1) 45073680c23SYann Gautier 45173680c23SYann Gautier #define IWDG1_BASE U(0x5C003000) 45273680c23SYann Gautier #define IWDG2_BASE U(0x5A002000) 45373680c23SYann Gautier 45473680c23SYann Gautier /******************************************************************************* 4550651b5b7SEtienne Carriere * Miscellaneous STM32MP1 peripherals base address 4564353bb20SYann Gautier ******************************************************************************/ 457ade9ce03SYann Gautier #define BSEC_BASE U(0x5C005000) 4580651b5b7SEtienne Carriere #define CRYP1_BASE U(0x54001000) 45973680c23SYann Gautier #define DBGMCU_BASE U(0x50081000) 4600651b5b7SEtienne Carriere #define HASH1_BASE U(0x54002000) 4610651b5b7SEtienne Carriere #define I2C4_BASE U(0x5C002000) 4620651b5b7SEtienne Carriere #define I2C6_BASE U(0x5c009000) 4630651b5b7SEtienne Carriere #define RNG1_BASE U(0x54003000) 4640651b5b7SEtienne Carriere #define RTC_BASE U(0x5c004000) 4650651b5b7SEtienne Carriere #define SPI6_BASE U(0x5c001000) 466ade9ce03SYann Gautier #define STGEN_BASE U(0x5c008000) 467ade9ce03SYann Gautier #define SYSCFG_BASE U(0x50020000) 46873680c23SYann Gautier 46973680c23SYann Gautier /******************************************************************************* 470447b2b13SYann Gautier * Device Tree defines 471447b2b13SYann Gautier ******************************************************************************/ 47210e7a9e9SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp15-bsec" 47373680c23SYann Gautier #define DT_IWDG_COMPAT "st,stm32mp1-iwdg" 474277d6af5SYann Gautier #define DT_PWR_COMPAT "st,stm32mp1,pwr-reg" 475447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 476447b2b13SYann Gautier 4774353bb20SYann Gautier #endif /* STM32MP1_DEF_H */ 478