14353bb20SYann Gautier /* 259a1cdf1SYann Gautier * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef STM32MP1_DEF_H 84353bb20SYann Gautier #define STM32MP1_DEF_H 94353bb20SYann Gautier 1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h> 12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h> 1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 164353bb20SYann Gautier 176e6ab282SYann Gautier #ifndef __ASSEMBLY__ 18e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h> 19e0a8ce5dSYann Gautier 206e6ab282SYann Gautier #include <boot_api.h> 21c9d75b3cSYann Gautier #include <stm32mp_common.h> 22c9d75b3cSYann Gautier #include <stm32mp_dt.h> 230d21680cSYann Gautier #include <stm32mp_shres_helpers.h> 246e6ab282SYann Gautier #include <stm32mp1_private.h> 256e6ab282SYann Gautier #endif 266e6ab282SYann Gautier 274353bb20SYann Gautier /******************************************************************************* 284353bb20SYann Gautier * STM32MP1 memory map related constants 294353bb20SYann Gautier ******************************************************************************/ 304353bb20SYann Gautier 313f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 323f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 334353bb20SYann Gautier 344353bb20SYann Gautier /* DDR configuration */ 353f9c9784SYann Gautier #define STM32MP_DDR_BASE U(0xC0000000) 363f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 37*1989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 38*1989a19cSYann Gautier #define STM32MP_DDR_S_SIZE U(0x01E00000) /* 30 MB */ 39*1989a19cSYann Gautier #define STM32MP_DDR_SHMEM_SIZE U(0x00200000) /* 2 MB */ 40*1989a19cSYann Gautier #endif 414353bb20SYann Gautier 424353bb20SYann Gautier /* DDR power initializations */ 434353bb20SYann Gautier #ifndef __ASSEMBLY__ 444353bb20SYann Gautier enum ddr_type { 454353bb20SYann Gautier STM32MP_DDR3, 464353bb20SYann Gautier STM32MP_LPDDR2, 474353bb20SYann Gautier }; 484353bb20SYann Gautier #endif 494353bb20SYann Gautier 504353bb20SYann Gautier /* Section used inside TF binaries */ 513f9c9784SYann Gautier #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 Ko for param */ 524353bb20SYann Gautier /* 256 Octets reserved for header */ 533f9c9784SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000100) 544353bb20SYann Gautier 553f9c9784SYann Gautier #define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \ 563f9c9784SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 573f9c9784SYann Gautier STM32MP_HEADER_SIZE) 584353bb20SYann Gautier 593f9c9784SYann Gautier #define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \ 603f9c9784SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 613f9c9784SYann Gautier STM32MP_HEADER_SIZE)) 624353bb20SYann Gautier 63*1989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 64*1989a19cSYann Gautier #define STM32MP_BL32_SIZE U(0) 65*1989a19cSYann Gautier 66*1989a19cSYann Gautier #define STM32MP_OPTEE_BASE STM32MP_SYSRAM_BASE 67*1989a19cSYann Gautier 68*1989a19cSYann Gautier #define STM32MP_OPTEE_SIZE (STM32MP_DTB_BASE - \ 69*1989a19cSYann Gautier STM32MP_OPTEE_BASE) 70*1989a19cSYann Gautier #else 714353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED 723f9c9784SYann Gautier #define STM32MP_BL32_SIZE U(0x00012000) /* 72 Ko for BL32 */ 734353bb20SYann Gautier #else 743f9c9784SYann Gautier #define STM32MP_BL32_SIZE U(0x00011000) /* 68 Ko for BL32 */ 754353bb20SYann Gautier #endif 76*1989a19cSYann Gautier #endif 774353bb20SYann Gautier 783f9c9784SYann Gautier #define STM32MP_BL32_BASE (STM32MP_SYSRAM_BASE + \ 793f9c9784SYann Gautier STM32MP_SYSRAM_SIZE - \ 803f9c9784SYann Gautier STM32MP_BL32_SIZE) 814353bb20SYann Gautier 82*1989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 83*1989a19cSYann Gautier #if STACK_PROTECTOR_ENABLED 84*1989a19cSYann Gautier #define STM32MP_BL2_SIZE U(0x00019000) /* 100 Ko for BL2 */ 85*1989a19cSYann Gautier #else 86*1989a19cSYann Gautier #define STM32MP_BL2_SIZE U(0x00017000) /* 92 Ko for BL2 */ 87*1989a19cSYann Gautier #endif 88*1989a19cSYann Gautier #else 894353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED 903f9c9784SYann Gautier #define STM32MP_BL2_SIZE U(0x00015000) /* 84 Ko for BL2 */ 914353bb20SYann Gautier #else 923f9c9784SYann Gautier #define STM32MP_BL2_SIZE U(0x00013000) /* 76 Ko for BL2 */ 934353bb20SYann Gautier #endif 94*1989a19cSYann Gautier #endif 954353bb20SYann Gautier 963f9c9784SYann Gautier #define STM32MP_BL2_BASE (STM32MP_BL32_BASE - \ 973f9c9784SYann Gautier STM32MP_BL2_SIZE) 984353bb20SYann Gautier 994353bb20SYann Gautier /* BL2 and BL32/sp_min require 5 tables */ 1004353bb20SYann Gautier #define MAX_XLAT_TABLES 5 1014353bb20SYann Gautier 1024353bb20SYann Gautier /* 1034353bb20SYann Gautier * MAX_MMAP_REGIONS is usually: 1044353bb20SYann Gautier * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 1054353bb20SYann Gautier */ 106964dfee1SYann Gautier #if defined(IMAGE_BL2) 1074353bb20SYann Gautier #define MAX_MMAP_REGIONS 11 108964dfee1SYann Gautier #endif 109964dfee1SYann Gautier #if defined(IMAGE_BL32) 110964dfee1SYann Gautier #define MAX_MMAP_REGIONS 6 111964dfee1SYann Gautier #endif 1124353bb20SYann Gautier 1134353bb20SYann Gautier /* DTB initialization value */ 1143f9c9784SYann Gautier #define STM32MP_DTB_SIZE U(0x00004000) /* 16Ko for DTB */ 1154353bb20SYann Gautier 1163f9c9784SYann Gautier #define STM32MP_DTB_BASE (STM32MP_BL2_BASE - \ 1173f9c9784SYann Gautier STM32MP_DTB_SIZE) 1184353bb20SYann Gautier 1193f9c9784SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 1204353bb20SYann Gautier 1214353bb20SYann Gautier /******************************************************************************* 1224353bb20SYann Gautier * STM32MP1 device/io map related constants (used for MMU) 1234353bb20SYann Gautier ******************************************************************************/ 1244353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE U(0x40000000) 1254353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE U(0x40000000) 1264353bb20SYann Gautier 1274353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE U(0x80000000) 1284353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE U(0x40000000) 1294353bb20SYann Gautier 1304353bb20SYann Gautier /******************************************************************************* 1314353bb20SYann Gautier * STM32MP1 RCC 1324353bb20SYann Gautier ******************************************************************************/ 1334353bb20SYann Gautier #define RCC_BASE U(0x50000000) 1344353bb20SYann Gautier 1354353bb20SYann Gautier /******************************************************************************* 1364353bb20SYann Gautier * STM32MP1 PWR 1374353bb20SYann Gautier ******************************************************************************/ 1384353bb20SYann Gautier #define PWR_BASE U(0x50001000) 1394353bb20SYann Gautier 1404353bb20SYann Gautier /******************************************************************************* 1411fc2130cSYann Gautier * STM32MP1 GPIO 1421fc2130cSYann Gautier ******************************************************************************/ 1431fc2130cSYann Gautier #define GPIOA_BASE U(0x50002000) 1441fc2130cSYann Gautier #define GPIOB_BASE U(0x50003000) 1451fc2130cSYann Gautier #define GPIOC_BASE U(0x50004000) 1461fc2130cSYann Gautier #define GPIOD_BASE U(0x50005000) 1471fc2130cSYann Gautier #define GPIOE_BASE U(0x50006000) 1481fc2130cSYann Gautier #define GPIOF_BASE U(0x50007000) 1491fc2130cSYann Gautier #define GPIOG_BASE U(0x50008000) 1501fc2130cSYann Gautier #define GPIOH_BASE U(0x50009000) 1511fc2130cSYann Gautier #define GPIOI_BASE U(0x5000A000) 1521fc2130cSYann Gautier #define GPIOJ_BASE U(0x5000B000) 1531fc2130cSYann Gautier #define GPIOK_BASE U(0x5000C000) 1541fc2130cSYann Gautier #define GPIOZ_BASE U(0x54004000) 1551fc2130cSYann Gautier #define GPIO_BANK_OFFSET U(0x1000) 1561fc2130cSYann Gautier 1571fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */ 1581fc2130cSYann Gautier #define GPIO_BANK_A U(0) 1591fc2130cSYann Gautier #define GPIO_BANK_B U(1) 1601fc2130cSYann Gautier #define GPIO_BANK_C U(2) 1611fc2130cSYann Gautier #define GPIO_BANK_D U(3) 1621fc2130cSYann Gautier #define GPIO_BANK_E U(4) 1631fc2130cSYann Gautier #define GPIO_BANK_F U(5) 1641fc2130cSYann Gautier #define GPIO_BANK_G U(6) 1651fc2130cSYann Gautier #define GPIO_BANK_H U(7) 1661fc2130cSYann Gautier #define GPIO_BANK_I U(8) 1671fc2130cSYann Gautier #define GPIO_BANK_J U(9) 1681fc2130cSYann Gautier #define GPIO_BANK_K U(10) 1691fc2130cSYann Gautier #define GPIO_BANK_Z U(25) 1701fc2130cSYann Gautier 1711fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 1721fc2130cSYann Gautier 1731fc2130cSYann Gautier /******************************************************************************* 1744353bb20SYann Gautier * STM32MP1 UART 1754353bb20SYann Gautier ******************************************************************************/ 1764353bb20SYann Gautier #define USART1_BASE U(0x5C000000) 1774353bb20SYann Gautier #define USART2_BASE U(0x4000E000) 1784353bb20SYann Gautier #define USART3_BASE U(0x4000F000) 1794353bb20SYann Gautier #define UART4_BASE U(0x40010000) 1804353bb20SYann Gautier #define UART5_BASE U(0x40011000) 1814353bb20SYann Gautier #define USART6_BASE U(0x44003000) 1824353bb20SYann Gautier #define UART7_BASE U(0x40018000) 1834353bb20SYann Gautier #define UART8_BASE U(0x40019000) 1843f9c9784SYann Gautier #define STM32MP_UART_BAUDRATE U(115200) 1851fc2130cSYann Gautier 1861fc2130cSYann Gautier /* For UART crash console */ 1873f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE UART4_BASE 1881fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 1893f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 1901fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 1911fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 1921fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 1931fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT 11 1941fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 1951fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 1961fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 1971fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 1981fc2130cSYann Gautier #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 1994353bb20SYann Gautier 2004353bb20SYann Gautier /******************************************************************************* 2014353bb20SYann Gautier * STM32MP1 TZC (TZ400) 2024353bb20SYann Gautier ******************************************************************************/ 2034353bb20SYann Gautier #define STM32MP1_TZC_BASE U(0x5C006000) 2044353bb20SYann Gautier 2054353bb20SYann Gautier #define STM32MP1_TZC_A7_ID U(0) 206b053a22eSYann Gautier #define STM32MP1_TZC_M4_ID U(1) 2074353bb20SYann Gautier #define STM32MP1_TZC_LCD_ID U(3) 2084353bb20SYann Gautier #define STM32MP1_TZC_GPU_ID U(4) 2094353bb20SYann Gautier #define STM32MP1_TZC_MDMA_ID U(5) 2104353bb20SYann Gautier #define STM32MP1_TZC_DMA_ID U(6) 2114353bb20SYann Gautier #define STM32MP1_TZC_USB_HOST_ID U(7) 2124353bb20SYann Gautier #define STM32MP1_TZC_USB_OTG_ID U(8) 2134353bb20SYann Gautier #define STM32MP1_TZC_SDMMC_ID U(9) 2144353bb20SYann Gautier #define STM32MP1_TZC_ETH_ID U(10) 2154353bb20SYann Gautier #define STM32MP1_TZC_DAP_ID U(15) 2164353bb20SYann Gautier 21759a1cdf1SYann Gautier #define STM32MP1_FILTER_BIT_ALL U(3) 2184353bb20SYann Gautier 2194353bb20SYann Gautier /******************************************************************************* 2204353bb20SYann Gautier * STM32MP1 SDMMC 2214353bb20SYann Gautier ******************************************************************************/ 2223f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE U(0x58005000) 2233f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE U(0x58007000) 2243f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48004000) 2254353bb20SYann Gautier 2263f9c9784SYann Gautier #define STM32MP_MMC_INIT_FREQ 400000 /*400 KHz*/ 2273f9c9784SYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ 25000000 /*25 MHz*/ 2283f9c9784SYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ 50000000 /*50 MHz*/ 2293f9c9784SYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ 26000000 /*26 MHz*/ 2303f9c9784SYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ 52000000 /*52 MHz*/ 2314353bb20SYann Gautier 2324353bb20SYann Gautier /******************************************************************************* 23388ef0425SYann Gautier * STM32MP1 BSEC / OTP 23488ef0425SYann Gautier ******************************************************************************/ 23588ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID 0x5FU 23688ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START 0x20U 23788ef0425SYann Gautier 23888ef0425SYann Gautier #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 23988ef0425SYann Gautier 24088ef0425SYann Gautier /* OTP offsets */ 24188ef0425SYann Gautier #define DATA0_OTP U(0) 24288ef0425SYann Gautier 24388ef0425SYann Gautier /* OTP mask */ 24488ef0425SYann Gautier /* DATA0 */ 24588ef0425SYann Gautier #define DATA0_OTP_SECURED BIT(6) 24688ef0425SYann Gautier 24788ef0425SYann Gautier /******************************************************************************* 248e58a53fbSYann Gautier * STM32MP1 TAMP 249e58a53fbSYann Gautier ******************************************************************************/ 250e58a53fbSYann Gautier #define TAMP_BASE U(0x5C00A000) 251e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 252e58a53fbSYann Gautier 253e58a53fbSYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLY__)) 254e58a53fbSYann Gautier static inline uint32_t tamp_bkpr(uint32_t idx) 255e58a53fbSYann Gautier { 256e58a53fbSYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 257e58a53fbSYann Gautier } 258e58a53fbSYann Gautier #endif 259e58a53fbSYann Gautier 260e58a53fbSYann Gautier /******************************************************************************* 2614353bb20SYann Gautier * STM32MP1 DDRCTRL 2624353bb20SYann Gautier ******************************************************************************/ 2634353bb20SYann Gautier #define DDRCTRL_BASE U(0x5A003000) 2644353bb20SYann Gautier 2654353bb20SYann Gautier /******************************************************************************* 2664353bb20SYann Gautier * STM32MP1 DDRPHYC 2674353bb20SYann Gautier ******************************************************************************/ 2684353bb20SYann Gautier #define DDRPHYC_BASE U(0x5A004000) 2694353bb20SYann Gautier 2704353bb20SYann Gautier /******************************************************************************* 2714353bb20SYann Gautier * STM32MP1 I2C4 2724353bb20SYann Gautier ******************************************************************************/ 2734353bb20SYann Gautier #define I2C4_BASE U(0x5C002000) 2744353bb20SYann Gautier 275447b2b13SYann Gautier /******************************************************************************* 276447b2b13SYann Gautier * Device Tree defines 277447b2b13SYann Gautier ******************************************************************************/ 2787ae58c6bSYann Gautier #define DT_PWR_COMPAT "st,stm32mp1-pwr" 279447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 280447b2b13SYann Gautier 2814353bb20SYann Gautier #endif /* STM32MP1_DEF_H */ 282