14353bb20SYann Gautier /* 259a1cdf1SYann Gautier * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef STM32MP1_DEF_H 84353bb20SYann Gautier #define STM32MP1_DEF_H 94353bb20SYann Gautier 1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h> 12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h> 1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 164353bb20SYann Gautier 17d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1873680c23SYann Gautier #include <drivers/st/bsec.h> 19e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h> 20e0a8ce5dSYann Gautier 216e6ab282SYann Gautier #include <boot_api.h> 224bdb1a7aSLionel Debieve #include <stm32mp_auth.h> 23c9d75b3cSYann Gautier #include <stm32mp_common.h> 24c9d75b3cSYann Gautier #include <stm32mp_dt.h> 250d21680cSYann Gautier #include <stm32mp_shres_helpers.h> 26*12e21dfdSLionel Debieve #include <stm32mp1_boot_device.h> 27dec286ddSYann Gautier #include <stm32mp1_dbgmcu.h> 286e6ab282SYann Gautier #include <stm32mp1_private.h> 296e6ab282SYann Gautier #endif 306e6ab282SYann Gautier 314353bb20SYann Gautier /******************************************************************************* 32dec286ddSYann Gautier * CHIP ID 33dec286ddSYann Gautier ******************************************************************************/ 34dec286ddSYann Gautier #define STM32MP157C_PART_NB U(0x05000000) 35dec286ddSYann Gautier #define STM32MP157A_PART_NB U(0x05000001) 36dec286ddSYann Gautier #define STM32MP153C_PART_NB U(0x05000024) 37dec286ddSYann Gautier #define STM32MP153A_PART_NB U(0x05000025) 38dec286ddSYann Gautier #define STM32MP151C_PART_NB U(0x0500002E) 39dec286ddSYann Gautier #define STM32MP151A_PART_NB U(0x0500002F) 40dec286ddSYann Gautier 41dec286ddSYann Gautier #define STM32MP1_REV_B U(0x2000) 42dec286ddSYann Gautier 43dec286ddSYann Gautier /******************************************************************************* 44dec286ddSYann Gautier * PACKAGE ID 45dec286ddSYann Gautier ******************************************************************************/ 46dec286ddSYann Gautier #define PKG_AA_LFBGA448 U(4) 47dec286ddSYann Gautier #define PKG_AB_LFBGA354 U(3) 48dec286ddSYann Gautier #define PKG_AC_TFBGA361 U(2) 49dec286ddSYann Gautier #define PKG_AD_TFBGA257 U(1) 50dec286ddSYann Gautier 51dec286ddSYann Gautier /******************************************************************************* 524353bb20SYann Gautier * STM32MP1 memory map related constants 534353bb20SYann Gautier ******************************************************************************/ 544bdb1a7aSLionel Debieve #define STM32MP_ROM_BASE U(0x00000000) 554bdb1a7aSLionel Debieve #define STM32MP_ROM_SIZE U(0x00020000) 564353bb20SYann Gautier 573f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 583f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 594353bb20SYann Gautier 604353bb20SYann Gautier /* DDR configuration */ 613f9c9784SYann Gautier #define STM32MP_DDR_BASE U(0xC0000000) 623f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 631989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 641989a19cSYann Gautier #define STM32MP_DDR_S_SIZE U(0x01E00000) /* 30 MB */ 651989a19cSYann Gautier #define STM32MP_DDR_SHMEM_SIZE U(0x00200000) /* 2 MB */ 661989a19cSYann Gautier #endif 674353bb20SYann Gautier 684353bb20SYann Gautier /* DDR power initializations */ 69d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 704353bb20SYann Gautier enum ddr_type { 714353bb20SYann Gautier STM32MP_DDR3, 724353bb20SYann Gautier STM32MP_LPDDR2, 734b549b21SYann Gautier STM32MP_LPDDR3 744353bb20SYann Gautier }; 754353bb20SYann Gautier #endif 764353bb20SYann Gautier 774353bb20SYann Gautier /* Section used inside TF binaries */ 78e98f594aSNicolas Le Bayon #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 794353bb20SYann Gautier /* 256 Octets reserved for header */ 803f9c9784SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000100) 814353bb20SYann Gautier 823f9c9784SYann Gautier #define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \ 833f9c9784SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 843f9c9784SYann Gautier STM32MP_HEADER_SIZE) 854353bb20SYann Gautier 863f9c9784SYann Gautier #define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \ 873f9c9784SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 883f9c9784SYann Gautier STM32MP_HEADER_SIZE)) 894353bb20SYann Gautier 901989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 911989a19cSYann Gautier #define STM32MP_BL32_SIZE U(0) 921989a19cSYann Gautier 931989a19cSYann Gautier #define STM32MP_OPTEE_BASE STM32MP_SYSRAM_BASE 941989a19cSYann Gautier 951989a19cSYann Gautier #define STM32MP_OPTEE_SIZE (STM32MP_DTB_BASE - \ 961989a19cSYann Gautier STM32MP_OPTEE_BASE) 971989a19cSYann Gautier #else 984353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED 99e98f594aSNicolas Le Bayon #define STM32MP_BL32_SIZE U(0x00012000) /* 72 KB for BL32 */ 1004353bb20SYann Gautier #else 101e98f594aSNicolas Le Bayon #define STM32MP_BL32_SIZE U(0x00011000) /* 68 KB for BL32 */ 1024353bb20SYann Gautier #endif 1031989a19cSYann Gautier #endif 1044353bb20SYann Gautier 1053f9c9784SYann Gautier #define STM32MP_BL32_BASE (STM32MP_SYSRAM_BASE + \ 1063f9c9784SYann Gautier STM32MP_SYSRAM_SIZE - \ 1073f9c9784SYann Gautier STM32MP_BL32_SIZE) 1084353bb20SYann Gautier 1091989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1101989a19cSYann Gautier #if STACK_PROTECTOR_ENABLED 111*12e21dfdSLionel Debieve #define STM32MP_BL2_SIZE U(0x0001A000) /* 100 KB for BL2 */ 1121989a19cSYann Gautier #else 113*12e21dfdSLionel Debieve #define STM32MP_BL2_SIZE U(0x00018000) /* 92 KB for BL2 */ 1141989a19cSYann Gautier #endif 1151989a19cSYann Gautier #else 1164353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED 117*12e21dfdSLionel Debieve #define STM32MP_BL2_SIZE U(0x00019000) /* 96 KB for BL2 */ 1184353bb20SYann Gautier #else 119*12e21dfdSLionel Debieve #define STM32MP_BL2_SIZE U(0x00017000) /* 88 KB for BL2 */ 1204353bb20SYann Gautier #endif 1211989a19cSYann Gautier #endif 1224353bb20SYann Gautier 1233f9c9784SYann Gautier #define STM32MP_BL2_BASE (STM32MP_BL32_BASE - \ 1243f9c9784SYann Gautier STM32MP_BL2_SIZE) 1254353bb20SYann Gautier 126e98f594aSNicolas Le Bayon /* BL2 and BL32/sp_min require 4 tables */ 127e98f594aSNicolas Le Bayon #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 1284353bb20SYann Gautier 1294353bb20SYann Gautier /* 1304353bb20SYann Gautier * MAX_MMAP_REGIONS is usually: 1314353bb20SYann Gautier * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 1324353bb20SYann Gautier */ 133964dfee1SYann Gautier #if defined(IMAGE_BL2) 1344353bb20SYann Gautier #define MAX_MMAP_REGIONS 11 135964dfee1SYann Gautier #endif 136964dfee1SYann Gautier #if defined(IMAGE_BL32) 137964dfee1SYann Gautier #define MAX_MMAP_REGIONS 6 138964dfee1SYann Gautier #endif 1394353bb20SYann Gautier 1404353bb20SYann Gautier /* DTB initialization value */ 141e98f594aSNicolas Le Bayon #define STM32MP_DTB_SIZE U(0x00005000) /* 20 KB for DTB */ 1424353bb20SYann Gautier 1433f9c9784SYann Gautier #define STM32MP_DTB_BASE (STM32MP_BL2_BASE - \ 1443f9c9784SYann Gautier STM32MP_DTB_SIZE) 1454353bb20SYann Gautier 1463f9c9784SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 1474353bb20SYann Gautier 148*12e21dfdSLionel Debieve /* Define maximum page size for NAND devices */ 149*12e21dfdSLionel Debieve #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000) 150*12e21dfdSLionel Debieve 151*12e21dfdSLionel Debieve /******************************************************************************* 152*12e21dfdSLionel Debieve * STM32MP1 RAW partition offset for MTD devices 153*12e21dfdSLionel Debieve ******************************************************************************/ 154*12e21dfdSLionel Debieve #define STM32MP_NAND_BL33_OFFSET U(0x00200000) 155*12e21dfdSLionel Debieve #ifdef AARCH32_SP_OPTEE 156*12e21dfdSLionel Debieve #define STM32MP_NAND_TEEH_OFFSET U(0x00600000) 157*12e21dfdSLionel Debieve #define STM32MP_NAND_TEED_OFFSET U(0x00680000) 158*12e21dfdSLionel Debieve #define STM32MP_NAND_TEEX_OFFSET U(0x00700000) 159*12e21dfdSLionel Debieve #endif 160*12e21dfdSLionel Debieve 1614353bb20SYann Gautier /******************************************************************************* 1624353bb20SYann Gautier * STM32MP1 device/io map related constants (used for MMU) 1634353bb20SYann Gautier ******************************************************************************/ 1644353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE U(0x40000000) 1654353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE U(0x40000000) 1664353bb20SYann Gautier 1674353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE U(0x80000000) 1684353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE U(0x40000000) 1694353bb20SYann Gautier 1704353bb20SYann Gautier /******************************************************************************* 1714353bb20SYann Gautier * STM32MP1 RCC 1724353bb20SYann Gautier ******************************************************************************/ 1734353bb20SYann Gautier #define RCC_BASE U(0x50000000) 1744353bb20SYann Gautier 1754353bb20SYann Gautier /******************************************************************************* 1764353bb20SYann Gautier * STM32MP1 PWR 1774353bb20SYann Gautier ******************************************************************************/ 1784353bb20SYann Gautier #define PWR_BASE U(0x50001000) 1794353bb20SYann Gautier 1804353bb20SYann Gautier /******************************************************************************* 1811fc2130cSYann Gautier * STM32MP1 GPIO 1821fc2130cSYann Gautier ******************************************************************************/ 1831fc2130cSYann Gautier #define GPIOA_BASE U(0x50002000) 1841fc2130cSYann Gautier #define GPIOB_BASE U(0x50003000) 1851fc2130cSYann Gautier #define GPIOC_BASE U(0x50004000) 1861fc2130cSYann Gautier #define GPIOD_BASE U(0x50005000) 1871fc2130cSYann Gautier #define GPIOE_BASE U(0x50006000) 1881fc2130cSYann Gautier #define GPIOF_BASE U(0x50007000) 1891fc2130cSYann Gautier #define GPIOG_BASE U(0x50008000) 1901fc2130cSYann Gautier #define GPIOH_BASE U(0x50009000) 1911fc2130cSYann Gautier #define GPIOI_BASE U(0x5000A000) 1921fc2130cSYann Gautier #define GPIOJ_BASE U(0x5000B000) 1931fc2130cSYann Gautier #define GPIOK_BASE U(0x5000C000) 1941fc2130cSYann Gautier #define GPIOZ_BASE U(0x54004000) 1951fc2130cSYann Gautier #define GPIO_BANK_OFFSET U(0x1000) 1961fc2130cSYann Gautier 1971fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */ 1981fc2130cSYann Gautier #define GPIO_BANK_A U(0) 1991fc2130cSYann Gautier #define GPIO_BANK_B U(1) 2001fc2130cSYann Gautier #define GPIO_BANK_C U(2) 2011fc2130cSYann Gautier #define GPIO_BANK_D U(3) 2021fc2130cSYann Gautier #define GPIO_BANK_E U(4) 2031fc2130cSYann Gautier #define GPIO_BANK_F U(5) 2041fc2130cSYann Gautier #define GPIO_BANK_G U(6) 2051fc2130cSYann Gautier #define GPIO_BANK_H U(7) 2061fc2130cSYann Gautier #define GPIO_BANK_I U(8) 2071fc2130cSYann Gautier #define GPIO_BANK_J U(9) 2081fc2130cSYann Gautier #define GPIO_BANK_K U(10) 2091fc2130cSYann Gautier #define GPIO_BANK_Z U(25) 2101fc2130cSYann Gautier 2111fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 2121fc2130cSYann Gautier 2131fc2130cSYann Gautier /******************************************************************************* 2144353bb20SYann Gautier * STM32MP1 UART 2154353bb20SYann Gautier ******************************************************************************/ 2164353bb20SYann Gautier #define USART1_BASE U(0x5C000000) 2174353bb20SYann Gautier #define USART2_BASE U(0x4000E000) 2184353bb20SYann Gautier #define USART3_BASE U(0x4000F000) 2194353bb20SYann Gautier #define UART4_BASE U(0x40010000) 2204353bb20SYann Gautier #define UART5_BASE U(0x40011000) 2214353bb20SYann Gautier #define USART6_BASE U(0x44003000) 2224353bb20SYann Gautier #define UART7_BASE U(0x40018000) 2234353bb20SYann Gautier #define UART8_BASE U(0x40019000) 2243f9c9784SYann Gautier #define STM32MP_UART_BAUDRATE U(115200) 2251fc2130cSYann Gautier 2261fc2130cSYann Gautier /* For UART crash console */ 2273f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE UART4_BASE 2281fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 2293f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 2301fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 2311fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 2321fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 2331fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT 11 2341fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 2351fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 2361fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 2371fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 2381fc2130cSYann Gautier #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 2394353bb20SYann Gautier 2404353bb20SYann Gautier /******************************************************************************* 2414353bb20SYann Gautier * STM32MP1 TZC (TZ400) 2424353bb20SYann Gautier ******************************************************************************/ 2434353bb20SYann Gautier #define STM32MP1_TZC_BASE U(0x5C006000) 2444353bb20SYann Gautier 2454353bb20SYann Gautier #define STM32MP1_TZC_A7_ID U(0) 246b053a22eSYann Gautier #define STM32MP1_TZC_M4_ID U(1) 2474353bb20SYann Gautier #define STM32MP1_TZC_LCD_ID U(3) 2484353bb20SYann Gautier #define STM32MP1_TZC_GPU_ID U(4) 2494353bb20SYann Gautier #define STM32MP1_TZC_MDMA_ID U(5) 2504353bb20SYann Gautier #define STM32MP1_TZC_DMA_ID U(6) 2514353bb20SYann Gautier #define STM32MP1_TZC_USB_HOST_ID U(7) 2524353bb20SYann Gautier #define STM32MP1_TZC_USB_OTG_ID U(8) 2534353bb20SYann Gautier #define STM32MP1_TZC_SDMMC_ID U(9) 2544353bb20SYann Gautier #define STM32MP1_TZC_ETH_ID U(10) 2554353bb20SYann Gautier #define STM32MP1_TZC_DAP_ID U(15) 2564353bb20SYann Gautier 25759a1cdf1SYann Gautier #define STM32MP1_FILTER_BIT_ALL U(3) 2584353bb20SYann Gautier 2594353bb20SYann Gautier /******************************************************************************* 2604353bb20SYann Gautier * STM32MP1 SDMMC 2614353bb20SYann Gautier ******************************************************************************/ 2623f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE U(0x58005000) 2633f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE U(0x58007000) 2643f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48004000) 2654353bb20SYann Gautier 26629a50727SYann Gautier #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/ 26729a50727SYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/ 26829a50727SYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/ 26929a50727SYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/ 27029a50727SYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/ 2714353bb20SYann Gautier 2724353bb20SYann Gautier /******************************************************************************* 27388ef0425SYann Gautier * STM32MP1 BSEC / OTP 27488ef0425SYann Gautier ******************************************************************************/ 27588ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID 0x5FU 27688ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START 0x20U 27788ef0425SYann Gautier 27888ef0425SYann Gautier #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 27988ef0425SYann Gautier 28088ef0425SYann Gautier /* OTP offsets */ 28188ef0425SYann Gautier #define DATA0_OTP U(0) 282dec286ddSYann Gautier #define PART_NUMBER_OTP U(1) 283*12e21dfdSLionel Debieve #define NAND_OTP U(9) 284dec286ddSYann Gautier #define PACKAGE_OTP U(16) 285f33b2433SYann Gautier #define HW2_OTP U(18) 28688ef0425SYann Gautier 28788ef0425SYann Gautier /* OTP mask */ 28888ef0425SYann Gautier /* DATA0 */ 28988ef0425SYann Gautier #define DATA0_OTP_SECURED BIT(6) 29088ef0425SYann Gautier 291dec286ddSYann Gautier /* PART NUMBER */ 292dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0) 293dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_SHIFT 0 294dec286ddSYann Gautier 295dec286ddSYann Gautier /* PACKAGE */ 296dec286ddSYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27) 297dec286ddSYann Gautier #define PACKAGE_OTP_PKG_SHIFT 27 298dec286ddSYann Gautier 29973680c23SYann Gautier /* IWDG OTP */ 30073680c23SYann Gautier #define HW2_OTP_IWDG_HW_POS U(3) 30173680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STOP_POS U(5) 30273680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STANDBY_POS U(7) 30373680c23SYann Gautier 304f33b2433SYann Gautier /* HW2 OTP */ 305f33b2433SYann Gautier #define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13) 306f33b2433SYann Gautier 307*12e21dfdSLionel Debieve /* NAND OTP */ 308*12e21dfdSLionel Debieve /* NAND parameter storage flag */ 309*12e21dfdSLionel Debieve #define NAND_PARAM_STORED_IN_OTP BIT(31) 310*12e21dfdSLionel Debieve 311*12e21dfdSLionel Debieve /* NAND page size in bytes */ 312*12e21dfdSLionel Debieve #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 313*12e21dfdSLionel Debieve #define NAND_PAGE_SIZE_SHIFT 29 314*12e21dfdSLionel Debieve #define NAND_PAGE_SIZE_2K U(0) 315*12e21dfdSLionel Debieve #define NAND_PAGE_SIZE_4K U(1) 316*12e21dfdSLionel Debieve #define NAND_PAGE_SIZE_8K U(2) 317*12e21dfdSLionel Debieve 318*12e21dfdSLionel Debieve /* NAND block size in pages */ 319*12e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 320*12e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_SHIFT 27 321*12e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_64_PAGES U(0) 322*12e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_128_PAGES U(1) 323*12e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_256_PAGES U(2) 324*12e21dfdSLionel Debieve 325*12e21dfdSLionel Debieve /* NAND number of block (in unit of 256 blocs) */ 326*12e21dfdSLionel Debieve #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 327*12e21dfdSLionel Debieve #define NAND_BLOCK_NB_SHIFT 19 328*12e21dfdSLionel Debieve #define NAND_BLOCK_NB_UNIT U(256) 329*12e21dfdSLionel Debieve 330*12e21dfdSLionel Debieve /* NAND bus width in bits */ 331*12e21dfdSLionel Debieve #define NAND_WIDTH_MASK BIT(18) 332*12e21dfdSLionel Debieve #define NAND_WIDTH_SHIFT 18 333*12e21dfdSLionel Debieve 334*12e21dfdSLionel Debieve /* NAND number of ECC bits per 512 bytes */ 335*12e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 336*12e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_SHIFT 15 337*12e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_UNSET U(0) 338*12e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_1_BITS U(1) 339*12e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_4_BITS U(2) 340*12e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_8_BITS U(3) 341*12e21dfdSLionel Debieve #define NAND_ECC_ON_DIE U(4) 342*12e21dfdSLionel Debieve 34388ef0425SYann Gautier /******************************************************************************* 344e58a53fbSYann Gautier * STM32MP1 TAMP 345e58a53fbSYann Gautier ******************************************************************************/ 346e58a53fbSYann Gautier #define TAMP_BASE U(0x5C00A000) 347e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 348e58a53fbSYann Gautier 349d5dfdeb6SJulius Werner #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 350e58a53fbSYann Gautier static inline uint32_t tamp_bkpr(uint32_t idx) 351e58a53fbSYann Gautier { 352e58a53fbSYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 353e58a53fbSYann Gautier } 354e58a53fbSYann Gautier #endif 355e58a53fbSYann Gautier 356e58a53fbSYann Gautier /******************************************************************************* 3574353bb20SYann Gautier * STM32MP1 DDRCTRL 3584353bb20SYann Gautier ******************************************************************************/ 3594353bb20SYann Gautier #define DDRCTRL_BASE U(0x5A003000) 3604353bb20SYann Gautier 3614353bb20SYann Gautier /******************************************************************************* 3624353bb20SYann Gautier * STM32MP1 DDRPHYC 3634353bb20SYann Gautier ******************************************************************************/ 3644353bb20SYann Gautier #define DDRPHYC_BASE U(0x5A004000) 3654353bb20SYann Gautier 3664353bb20SYann Gautier /******************************************************************************* 36773680c23SYann Gautier * STM32MP1 IWDG 36873680c23SYann Gautier ******************************************************************************/ 36973680c23SYann Gautier #define IWDG_MAX_INSTANCE U(2) 37073680c23SYann Gautier #define IWDG1_INST U(0) 37173680c23SYann Gautier #define IWDG2_INST U(1) 37273680c23SYann Gautier 37373680c23SYann Gautier #define IWDG1_BASE U(0x5C003000) 37473680c23SYann Gautier #define IWDG2_BASE U(0x5A002000) 37573680c23SYann Gautier 37673680c23SYann Gautier /******************************************************************************* 3774353bb20SYann Gautier * STM32MP1 I2C4 3784353bb20SYann Gautier ******************************************************************************/ 3794353bb20SYann Gautier #define I2C4_BASE U(0x5C002000) 3804353bb20SYann Gautier 381447b2b13SYann Gautier /******************************************************************************* 38273680c23SYann Gautier * STM32MP1 DBGMCU 38373680c23SYann Gautier ******************************************************************************/ 38473680c23SYann Gautier #define DBGMCU_BASE U(0x50081000) 38573680c23SYann Gautier 38673680c23SYann Gautier /******************************************************************************* 387447b2b13SYann Gautier * Device Tree defines 388447b2b13SYann Gautier ******************************************************************************/ 38910e7a9e9SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp15-bsec" 39073680c23SYann Gautier #define DT_IWDG_COMPAT "st,stm32mp1-iwdg" 3917ae58c6bSYann Gautier #define DT_PWR_COMPAT "st,stm32mp1-pwr" 392447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 393f33b2433SYann Gautier #define DT_SYSCFG_COMPAT "st,stm32mp157-syscfg" 394447b2b13SYann Gautier 3954353bb20SYann Gautier #endif /* STM32MP1_DEF_H */ 396