14353bb20SYann Gautier /* 2e6cc3ccfSYann Gautier * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef STM32MP1_DEF_H 84353bb20SYann Gautier #define STM32MP1_DEF_H 94353bb20SYann Gautier 1009d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 11e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_rcc.h> 12e0a8ce5dSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 13e0a8ce5dSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h> 1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1509d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 164353bb20SYann Gautier 17d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 1873680c23SYann Gautier #include <drivers/st/bsec.h> 19e0a8ce5dSYann Gautier #include <drivers/st/stm32mp1_clk.h> 20e0a8ce5dSYann Gautier 216e6ab282SYann Gautier #include <boot_api.h> 224bdb1a7aSLionel Debieve #include <stm32mp_auth.h> 23c9d75b3cSYann Gautier #include <stm32mp_common.h> 24c9d75b3cSYann Gautier #include <stm32mp_dt.h> 250d21680cSYann Gautier #include <stm32mp_shres_helpers.h> 26dec286ddSYann Gautier #include <stm32mp1_dbgmcu.h> 276e6ab282SYann Gautier #include <stm32mp1_private.h> 28eafe0eb0SEtienne Carriere #include <stm32mp1_shared_resources.h> 296e6ab282SYann Gautier #endif 306e6ab282SYann Gautier 314353bb20SYann Gautier /******************************************************************************* 32dec286ddSYann Gautier * CHIP ID 33dec286ddSYann Gautier ******************************************************************************/ 34dec286ddSYann Gautier #define STM32MP157C_PART_NB U(0x05000000) 35dec286ddSYann Gautier #define STM32MP157A_PART_NB U(0x05000001) 36dec286ddSYann Gautier #define STM32MP153C_PART_NB U(0x05000024) 37dec286ddSYann Gautier #define STM32MP153A_PART_NB U(0x05000025) 38dec286ddSYann Gautier #define STM32MP151C_PART_NB U(0x0500002E) 39dec286ddSYann Gautier #define STM32MP151A_PART_NB U(0x0500002F) 40dec286ddSYann Gautier 41dec286ddSYann Gautier #define STM32MP1_REV_B U(0x2000) 42dec286ddSYann Gautier 43dec286ddSYann Gautier /******************************************************************************* 44dec286ddSYann Gautier * PACKAGE ID 45dec286ddSYann Gautier ******************************************************************************/ 46dec286ddSYann Gautier #define PKG_AA_LFBGA448 U(4) 47dec286ddSYann Gautier #define PKG_AB_LFBGA354 U(3) 48dec286ddSYann Gautier #define PKG_AC_TFBGA361 U(2) 49dec286ddSYann Gautier #define PKG_AD_TFBGA257 U(1) 50dec286ddSYann Gautier 51dec286ddSYann Gautier /******************************************************************************* 524353bb20SYann Gautier * STM32MP1 memory map related constants 534353bb20SYann Gautier ******************************************************************************/ 544bdb1a7aSLionel Debieve #define STM32MP_ROM_BASE U(0x00000000) 554bdb1a7aSLionel Debieve #define STM32MP_ROM_SIZE U(0x00020000) 564353bb20SYann Gautier 573f9c9784SYann Gautier #define STM32MP_SYSRAM_BASE U(0x2FFC0000) 583f9c9784SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 594353bb20SYann Gautier 600754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE 610754143aSEtienne Carriere #define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \ 620754143aSEtienne Carriere STM32MP_SYSRAM_SIZE - \ 630754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 640754143aSEtienne Carriere 650754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE 660754143aSEtienne Carriere #define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \ 670754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE) 680754143aSEtienne Carriere 694353bb20SYann Gautier /* DDR configuration */ 703f9c9784SYann Gautier #define STM32MP_DDR_BASE U(0xC0000000) 713f9c9784SYann Gautier #define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */ 721989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 731989a19cSYann Gautier #define STM32MP_DDR_S_SIZE U(0x01E00000) /* 30 MB */ 741989a19cSYann Gautier #define STM32MP_DDR_SHMEM_SIZE U(0x00200000) /* 2 MB */ 75e6cc3ccfSYann Gautier #else 76e6cc3ccfSYann Gautier #define STM32MP_DDR_S_SIZE U(0) 77e6cc3ccfSYann Gautier #define STM32MP_DDR_SHMEM_SIZE U(0) 781989a19cSYann Gautier #endif 794353bb20SYann Gautier 804353bb20SYann Gautier /* DDR power initializations */ 81d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 824353bb20SYann Gautier enum ddr_type { 834353bb20SYann Gautier STM32MP_DDR3, 844353bb20SYann Gautier STM32MP_LPDDR2, 854b549b21SYann Gautier STM32MP_LPDDR3 864353bb20SYann Gautier }; 874353bb20SYann Gautier #endif 884353bb20SYann Gautier 894353bb20SYann Gautier /* Section used inside TF binaries */ 90e98f594aSNicolas Le Bayon #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 914353bb20SYann Gautier /* 256 Octets reserved for header */ 923f9c9784SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000100) 934353bb20SYann Gautier 940754143aSEtienne Carriere #define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \ 953f9c9784SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 963f9c9784SYann Gautier STM32MP_HEADER_SIZE) 974353bb20SYann Gautier 980754143aSEtienne Carriere #define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \ 993f9c9784SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 1003f9c9784SYann Gautier STM32MP_HEADER_SIZE)) 1014353bb20SYann Gautier 1021989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1031989a19cSYann Gautier #define STM32MP_BL32_SIZE U(0) 1041989a19cSYann Gautier 1050754143aSEtienne Carriere #define STM32MP_OPTEE_BASE STM32MP_SEC_SYSRAM_BASE 1061989a19cSYann Gautier 1071989a19cSYann Gautier #define STM32MP_OPTEE_SIZE (STM32MP_DTB_BASE - \ 1081989a19cSYann Gautier STM32MP_OPTEE_BASE) 1091989a19cSYann Gautier #else 1104353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED 111e98f594aSNicolas Le Bayon #define STM32MP_BL32_SIZE U(0x00012000) /* 72 KB for BL32 */ 1124353bb20SYann Gautier #else 113e98f594aSNicolas Le Bayon #define STM32MP_BL32_SIZE U(0x00011000) /* 68 KB for BL32 */ 1144353bb20SYann Gautier #endif 1151989a19cSYann Gautier #endif 1164353bb20SYann Gautier 1170754143aSEtienne Carriere #define STM32MP_BL32_BASE (STM32MP_SEC_SYSRAM_BASE + \ 1180754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE - \ 1193f9c9784SYann Gautier STM32MP_BL32_SIZE) 1204353bb20SYann Gautier 1211989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1221989a19cSYann Gautier #if STACK_PROTECTOR_ENABLED 12312e21dfdSLionel Debieve #define STM32MP_BL2_SIZE U(0x0001A000) /* 100 KB for BL2 */ 1241989a19cSYann Gautier #else 12512e21dfdSLionel Debieve #define STM32MP_BL2_SIZE U(0x00018000) /* 92 KB for BL2 */ 1261989a19cSYann Gautier #endif 1271989a19cSYann Gautier #else 1284353bb20SYann Gautier #if STACK_PROTECTOR_ENABLED 12912e21dfdSLionel Debieve #define STM32MP_BL2_SIZE U(0x00019000) /* 96 KB for BL2 */ 1304353bb20SYann Gautier #else 13112e21dfdSLionel Debieve #define STM32MP_BL2_SIZE U(0x00017000) /* 88 KB for BL2 */ 1324353bb20SYann Gautier #endif 1331989a19cSYann Gautier #endif 1344353bb20SYann Gautier 1353f9c9784SYann Gautier #define STM32MP_BL2_BASE (STM32MP_BL32_BASE - \ 1363f9c9784SYann Gautier STM32MP_BL2_SIZE) 1374353bb20SYann Gautier 138e98f594aSNicolas Le Bayon /* BL2 and BL32/sp_min require 4 tables */ 139e98f594aSNicolas Le Bayon #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 1404353bb20SYann Gautier 1414353bb20SYann Gautier /* 1424353bb20SYann Gautier * MAX_MMAP_REGIONS is usually: 1434353bb20SYann Gautier * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup 1444353bb20SYann Gautier */ 145964dfee1SYann Gautier #if defined(IMAGE_BL2) 1464353bb20SYann Gautier #define MAX_MMAP_REGIONS 11 147964dfee1SYann Gautier #endif 148964dfee1SYann Gautier #if defined(IMAGE_BL32) 149964dfee1SYann Gautier #define MAX_MMAP_REGIONS 6 150964dfee1SYann Gautier #endif 1514353bb20SYann Gautier 1524353bb20SYann Gautier /* DTB initialization value */ 153e98f594aSNicolas Le Bayon #define STM32MP_DTB_SIZE U(0x00005000) /* 20 KB for DTB */ 1544353bb20SYann Gautier 1553f9c9784SYann Gautier #define STM32MP_DTB_BASE (STM32MP_BL2_BASE - \ 1563f9c9784SYann Gautier STM32MP_DTB_SIZE) 1574353bb20SYann Gautier 1583f9c9784SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000)) 1594353bb20SYann Gautier 16012e21dfdSLionel Debieve /* Define maximum page size for NAND devices */ 16112e21dfdSLionel Debieve #define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000) 16212e21dfdSLionel Debieve 16312e21dfdSLionel Debieve /******************************************************************************* 16412e21dfdSLionel Debieve * STM32MP1 RAW partition offset for MTD devices 16512e21dfdSLionel Debieve ******************************************************************************/ 166b1b218fbSLionel Debieve #define STM32MP_NOR_BL33_OFFSET U(0x00080000) 167b1b218fbSLionel Debieve #ifdef AARCH32_SP_OPTEE 168b1b218fbSLionel Debieve #define STM32MP_NOR_TEEH_OFFSET U(0x00280000) 169b1b218fbSLionel Debieve #define STM32MP_NOR_TEED_OFFSET U(0x002C0000) 170b1b218fbSLionel Debieve #define STM32MP_NOR_TEEX_OFFSET U(0x00300000) 171b1b218fbSLionel Debieve #endif 172b1b218fbSLionel Debieve 17312e21dfdSLionel Debieve #define STM32MP_NAND_BL33_OFFSET U(0x00200000) 17412e21dfdSLionel Debieve #ifdef AARCH32_SP_OPTEE 17512e21dfdSLionel Debieve #define STM32MP_NAND_TEEH_OFFSET U(0x00600000) 17612e21dfdSLionel Debieve #define STM32MP_NAND_TEED_OFFSET U(0x00680000) 17712e21dfdSLionel Debieve #define STM32MP_NAND_TEEX_OFFSET U(0x00700000) 17812e21dfdSLionel Debieve #endif 17912e21dfdSLionel Debieve 1804353bb20SYann Gautier /******************************************************************************* 1814353bb20SYann Gautier * STM32MP1 device/io map related constants (used for MMU) 1824353bb20SYann Gautier ******************************************************************************/ 1834353bb20SYann Gautier #define STM32MP1_DEVICE1_BASE U(0x40000000) 1844353bb20SYann Gautier #define STM32MP1_DEVICE1_SIZE U(0x40000000) 1854353bb20SYann Gautier 1864353bb20SYann Gautier #define STM32MP1_DEVICE2_BASE U(0x80000000) 1874353bb20SYann Gautier #define STM32MP1_DEVICE2_SIZE U(0x40000000) 1884353bb20SYann Gautier 1894353bb20SYann Gautier /******************************************************************************* 1904353bb20SYann Gautier * STM32MP1 RCC 1914353bb20SYann Gautier ******************************************************************************/ 1924353bb20SYann Gautier #define RCC_BASE U(0x50000000) 1934353bb20SYann Gautier 1944353bb20SYann Gautier /******************************************************************************* 1954353bb20SYann Gautier * STM32MP1 PWR 1964353bb20SYann Gautier ******************************************************************************/ 1974353bb20SYann Gautier #define PWR_BASE U(0x50001000) 1984353bb20SYann Gautier 1994353bb20SYann Gautier /******************************************************************************* 2001fc2130cSYann Gautier * STM32MP1 GPIO 2011fc2130cSYann Gautier ******************************************************************************/ 2021fc2130cSYann Gautier #define GPIOA_BASE U(0x50002000) 2031fc2130cSYann Gautier #define GPIOB_BASE U(0x50003000) 2041fc2130cSYann Gautier #define GPIOC_BASE U(0x50004000) 2051fc2130cSYann Gautier #define GPIOD_BASE U(0x50005000) 2061fc2130cSYann Gautier #define GPIOE_BASE U(0x50006000) 2071fc2130cSYann Gautier #define GPIOF_BASE U(0x50007000) 2081fc2130cSYann Gautier #define GPIOG_BASE U(0x50008000) 2091fc2130cSYann Gautier #define GPIOH_BASE U(0x50009000) 2101fc2130cSYann Gautier #define GPIOI_BASE U(0x5000A000) 2111fc2130cSYann Gautier #define GPIOJ_BASE U(0x5000B000) 2121fc2130cSYann Gautier #define GPIOK_BASE U(0x5000C000) 2131fc2130cSYann Gautier #define GPIOZ_BASE U(0x54004000) 2141fc2130cSYann Gautier #define GPIO_BANK_OFFSET U(0x1000) 2151fc2130cSYann Gautier 2161fc2130cSYann Gautier /* Bank IDs used in GPIO driver API */ 2171fc2130cSYann Gautier #define GPIO_BANK_A U(0) 2181fc2130cSYann Gautier #define GPIO_BANK_B U(1) 2191fc2130cSYann Gautier #define GPIO_BANK_C U(2) 2201fc2130cSYann Gautier #define GPIO_BANK_D U(3) 2211fc2130cSYann Gautier #define GPIO_BANK_E U(4) 2221fc2130cSYann Gautier #define GPIO_BANK_F U(5) 2231fc2130cSYann Gautier #define GPIO_BANK_G U(6) 2241fc2130cSYann Gautier #define GPIO_BANK_H U(7) 2251fc2130cSYann Gautier #define GPIO_BANK_I U(8) 2261fc2130cSYann Gautier #define GPIO_BANK_J U(9) 2271fc2130cSYann Gautier #define GPIO_BANK_K U(10) 2281fc2130cSYann Gautier #define GPIO_BANK_Z U(25) 2291fc2130cSYann Gautier 2301fc2130cSYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 2311fc2130cSYann Gautier 2321fc2130cSYann Gautier /******************************************************************************* 2334353bb20SYann Gautier * STM32MP1 UART 2344353bb20SYann Gautier ******************************************************************************/ 2354353bb20SYann Gautier #define USART1_BASE U(0x5C000000) 2364353bb20SYann Gautier #define USART2_BASE U(0x4000E000) 2374353bb20SYann Gautier #define USART3_BASE U(0x4000F000) 2384353bb20SYann Gautier #define UART4_BASE U(0x40010000) 2394353bb20SYann Gautier #define UART5_BASE U(0x40011000) 2404353bb20SYann Gautier #define USART6_BASE U(0x44003000) 2414353bb20SYann Gautier #define UART7_BASE U(0x40018000) 2424353bb20SYann Gautier #define UART8_BASE U(0x40019000) 2433f9c9784SYann Gautier #define STM32MP_UART_BAUDRATE U(115200) 2441fc2130cSYann Gautier 2451fc2130cSYann Gautier /* For UART crash console */ 2463f9c9784SYann Gautier #define STM32MP_DEBUG_USART_BASE UART4_BASE 2471fc2130cSYann Gautier /* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */ 2483f9c9784SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 2491fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE 2501fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR 2511fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN 2521fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_PORT 11 2531fc2130cSYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 2541fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR 2551fc2130cSYann Gautier #define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI 2561fc2130cSYann Gautier #define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR 2571fc2130cSYann Gautier #define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN 2584353bb20SYann Gautier 2594353bb20SYann Gautier /******************************************************************************* 2607b3a46f0SEtienne Carriere * STM32MP1 ETZPC 2617b3a46f0SEtienne Carriere ******************************************************************************/ 2627b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BASE U(0x5C007000) 2637b3a46f0SEtienne Carriere 2647b3a46f0SEtienne Carriere /* ETZPC TZMA IDs */ 2657b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ROM U(0) 2667b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_SYSRAM U(1) 2677b3a46f0SEtienne Carriere 2687b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0) 2697b3a46f0SEtienne Carriere 2707b3a46f0SEtienne Carriere /* ETZPC DECPROT IDs */ 2717b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_STGENC_ID 0 2727b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_BKPSRAM_ID 1 2737b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_IWDG1_ID 2 2747b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART1_ID 3 2757b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI6_ID 4 2767b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C4_ID 5 2777b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG1_ID 7 2787b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH1_ID 8 2797b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP1_ID 9 2807b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRCTRL_ID 10 2817b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DDRPHYC_ID 11 2827b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C6_ID 12 2837b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SEC_ID_LIMIT 13 2847b3a46f0SEtienne Carriere 2857b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM2_ID 16 2867b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM3_ID 17 2877b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM4_ID 18 2887b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM5_ID 19 2897b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM6_ID 20 2907b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM7_ID 21 2917b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM12_ID 22 2927b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM13_ID 23 2937b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM14_ID 24 2947b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM1_ID 25 2957b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_WWDG1_ID 26 2967b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI2_ID 27 2977b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI3_ID 28 2987b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPDIFRX_ID 29 2997b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART2_ID 30 3007b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART3_ID 31 3017b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART4_ID 32 3027b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART5_ID 33 3037b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C1_ID 34 3047b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C2_ID 35 3057b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C3_ID 36 3067b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_I2C5_ID 37 3077b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CEC_ID 38 3087b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DAC_ID 39 3097b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART7_ID 40 3107b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_UART8_ID 41 3117b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_MDIOS_ID 44 3127b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM1_ID 48 3137b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM8_ID 49 3147b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_USART6_ID 51 3157b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI1_ID 52 3167b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI4_ID 53 3177b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM15_ID 54 3187b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM16_ID 55 3197b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TIM17_ID 56 3207b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SPI5_ID 57 3217b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI1_ID 58 3227b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI2_ID 59 3237b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI3_ID 60 3247b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DFSDM_ID 61 3257b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_TT_FDCAN_ID 62 3267b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM2_ID 64 3277b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM3_ID 65 3287b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM4_ID 66 3297b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_LPTIM5_ID 67 3307b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SAI4_ID 68 3317b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_VREFBUF_ID 69 3327b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DCMI_ID 70 3337b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRC2_ID 71 3347b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ADC_ID 72 3357b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_HASH2_ID 73 3367b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RNG2_ID 74 3377b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_CRYP2_ID 75 3387b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM1_ID 80 3397b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM2_ID 81 3407b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM3_ID 82 3417b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SRAM4_ID 83 3427b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RETRAM_ID 84 3437b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_OTG_ID 85 3447b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_SDMMC3_ID 86 3457b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBSD3_ID 87 3467b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA1_ID 88 3477b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMA2_ID 89 3487b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DMAMUX_ID 90 3497b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_FMC_ID 91 3507b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_QSPI_ID 92 3517b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_DLYBQ_ID 93 3527b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_ETH_ID 94 3537b3a46f0SEtienne Carriere #define STM32MP1_ETZPC_RSV_ID 95 3547b3a46f0SEtienne Carriere 3557b3a46f0SEtienne Carriere #define STM32MP_ETZPC_MAX_ID 96 3567b3a46f0SEtienne Carriere 3577b3a46f0SEtienne Carriere /******************************************************************************* 3584353bb20SYann Gautier * STM32MP1 TZC (TZ400) 3594353bb20SYann Gautier ******************************************************************************/ 3604353bb20SYann Gautier #define STM32MP1_TZC_BASE U(0x5C006000) 3614353bb20SYann Gautier 3624353bb20SYann Gautier #define STM32MP1_TZC_A7_ID U(0) 363b053a22eSYann Gautier #define STM32MP1_TZC_M4_ID U(1) 3644353bb20SYann Gautier #define STM32MP1_TZC_LCD_ID U(3) 3654353bb20SYann Gautier #define STM32MP1_TZC_GPU_ID U(4) 3664353bb20SYann Gautier #define STM32MP1_TZC_MDMA_ID U(5) 3674353bb20SYann Gautier #define STM32MP1_TZC_DMA_ID U(6) 3684353bb20SYann Gautier #define STM32MP1_TZC_USB_HOST_ID U(7) 3694353bb20SYann Gautier #define STM32MP1_TZC_USB_OTG_ID U(8) 3704353bb20SYann Gautier #define STM32MP1_TZC_SDMMC_ID U(9) 3714353bb20SYann Gautier #define STM32MP1_TZC_ETH_ID U(10) 3724353bb20SYann Gautier #define STM32MP1_TZC_DAP_ID U(15) 3734353bb20SYann Gautier 37459a1cdf1SYann Gautier #define STM32MP1_FILTER_BIT_ALL U(3) 3754353bb20SYann Gautier 3764353bb20SYann Gautier /******************************************************************************* 3774353bb20SYann Gautier * STM32MP1 SDMMC 3784353bb20SYann Gautier ******************************************************************************/ 3793f9c9784SYann Gautier #define STM32MP_SDMMC1_BASE U(0x58005000) 3803f9c9784SYann Gautier #define STM32MP_SDMMC2_BASE U(0x58007000) 3813f9c9784SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48004000) 3824353bb20SYann Gautier 38329a50727SYann Gautier #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/ 38429a50727SYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/ 38529a50727SYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/ 38629a50727SYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/ 38729a50727SYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/ 3884353bb20SYann Gautier 3894353bb20SYann Gautier /******************************************************************************* 39088ef0425SYann Gautier * STM32MP1 BSEC / OTP 39188ef0425SYann Gautier ******************************************************************************/ 39288ef0425SYann Gautier #define STM32MP1_OTP_MAX_ID 0x5FU 39388ef0425SYann Gautier #define STM32MP1_UPPER_OTP_START 0x20U 39488ef0425SYann Gautier 39588ef0425SYann Gautier #define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U) 39688ef0425SYann Gautier 39788ef0425SYann Gautier /* OTP offsets */ 39888ef0425SYann Gautier #define DATA0_OTP U(0) 399dec286ddSYann Gautier #define PART_NUMBER_OTP U(1) 40012e21dfdSLionel Debieve #define NAND_OTP U(9) 401dec286ddSYann Gautier #define PACKAGE_OTP U(16) 402f33b2433SYann Gautier #define HW2_OTP U(18) 40388ef0425SYann Gautier 40488ef0425SYann Gautier /* OTP mask */ 40588ef0425SYann Gautier /* DATA0 */ 40688ef0425SYann Gautier #define DATA0_OTP_SECURED BIT(6) 40788ef0425SYann Gautier 408dec286ddSYann Gautier /* PART NUMBER */ 409dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0) 410dec286ddSYann Gautier #define PART_NUMBER_OTP_PART_SHIFT 0 411dec286ddSYann Gautier 412dec286ddSYann Gautier /* PACKAGE */ 413dec286ddSYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27) 414dec286ddSYann Gautier #define PACKAGE_OTP_PKG_SHIFT 27 415dec286ddSYann Gautier 41673680c23SYann Gautier /* IWDG OTP */ 41773680c23SYann Gautier #define HW2_OTP_IWDG_HW_POS U(3) 41873680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STOP_POS U(5) 41973680c23SYann Gautier #define HW2_OTP_IWDG_FZ_STANDBY_POS U(7) 42073680c23SYann Gautier 421f33b2433SYann Gautier /* HW2 OTP */ 422f33b2433SYann Gautier #define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13) 423f33b2433SYann Gautier 42412e21dfdSLionel Debieve /* NAND OTP */ 42512e21dfdSLionel Debieve /* NAND parameter storage flag */ 42612e21dfdSLionel Debieve #define NAND_PARAM_STORED_IN_OTP BIT(31) 42712e21dfdSLionel Debieve 42812e21dfdSLionel Debieve /* NAND page size in bytes */ 42912e21dfdSLionel Debieve #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 43012e21dfdSLionel Debieve #define NAND_PAGE_SIZE_SHIFT 29 43112e21dfdSLionel Debieve #define NAND_PAGE_SIZE_2K U(0) 43212e21dfdSLionel Debieve #define NAND_PAGE_SIZE_4K U(1) 43312e21dfdSLionel Debieve #define NAND_PAGE_SIZE_8K U(2) 43412e21dfdSLionel Debieve 43512e21dfdSLionel Debieve /* NAND block size in pages */ 43612e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 43712e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_SHIFT 27 43812e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_64_PAGES U(0) 43912e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_128_PAGES U(1) 44012e21dfdSLionel Debieve #define NAND_BLOCK_SIZE_256_PAGES U(2) 44112e21dfdSLionel Debieve 44212e21dfdSLionel Debieve /* NAND number of block (in unit of 256 blocs) */ 44312e21dfdSLionel Debieve #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 44412e21dfdSLionel Debieve #define NAND_BLOCK_NB_SHIFT 19 44512e21dfdSLionel Debieve #define NAND_BLOCK_NB_UNIT U(256) 44612e21dfdSLionel Debieve 44712e21dfdSLionel Debieve /* NAND bus width in bits */ 44812e21dfdSLionel Debieve #define NAND_WIDTH_MASK BIT(18) 44912e21dfdSLionel Debieve #define NAND_WIDTH_SHIFT 18 45012e21dfdSLionel Debieve 45112e21dfdSLionel Debieve /* NAND number of ECC bits per 512 bytes */ 45212e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 45312e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_SHIFT 15 45412e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_UNSET U(0) 45512e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_1_BITS U(1) 45612e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_4_BITS U(2) 45712e21dfdSLionel Debieve #define NAND_ECC_BIT_NB_8_BITS U(3) 45812e21dfdSLionel Debieve #define NAND_ECC_ON_DIE U(4) 45912e21dfdSLionel Debieve 46057044228SLionel Debieve /* NAND number of planes */ 46157044228SLionel Debieve #define NAND_PLANE_BIT_NB_MASK BIT(14) 46257044228SLionel Debieve 46388ef0425SYann Gautier /******************************************************************************* 464e58a53fbSYann Gautier * STM32MP1 TAMP 465e58a53fbSYann Gautier ******************************************************************************/ 466e58a53fbSYann Gautier #define TAMP_BASE U(0x5C00A000) 467e58a53fbSYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 468e58a53fbSYann Gautier 469d5dfdeb6SJulius Werner #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 470e58a53fbSYann Gautier static inline uint32_t tamp_bkpr(uint32_t idx) 471e58a53fbSYann Gautier { 472e58a53fbSYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 473e58a53fbSYann Gautier } 474e58a53fbSYann Gautier #endif 475e58a53fbSYann Gautier 476e58a53fbSYann Gautier /******************************************************************************* 4774353bb20SYann Gautier * STM32MP1 DDRCTRL 4784353bb20SYann Gautier ******************************************************************************/ 4794353bb20SYann Gautier #define DDRCTRL_BASE U(0x5A003000) 4804353bb20SYann Gautier 4814353bb20SYann Gautier /******************************************************************************* 4824353bb20SYann Gautier * STM32MP1 DDRPHYC 4834353bb20SYann Gautier ******************************************************************************/ 4844353bb20SYann Gautier #define DDRPHYC_BASE U(0x5A004000) 4854353bb20SYann Gautier 4864353bb20SYann Gautier /******************************************************************************* 48773680c23SYann Gautier * STM32MP1 IWDG 48873680c23SYann Gautier ******************************************************************************/ 48973680c23SYann Gautier #define IWDG_MAX_INSTANCE U(2) 49073680c23SYann Gautier #define IWDG1_INST U(0) 49173680c23SYann Gautier #define IWDG2_INST U(1) 49273680c23SYann Gautier 49373680c23SYann Gautier #define IWDG1_BASE U(0x5C003000) 49473680c23SYann Gautier #define IWDG2_BASE U(0x5A002000) 49573680c23SYann Gautier 49673680c23SYann Gautier /******************************************************************************* 497*0651b5b7SEtienne Carriere * Miscellaneous STM32MP1 peripherals base address 4984353bb20SYann Gautier ******************************************************************************/ 499*0651b5b7SEtienne Carriere #define CRYP1_BASE U(0x54001000) 50073680c23SYann Gautier #define DBGMCU_BASE U(0x50081000) 501*0651b5b7SEtienne Carriere #define HASH1_BASE U(0x54002000) 502*0651b5b7SEtienne Carriere #define I2C4_BASE U(0x5C002000) 503*0651b5b7SEtienne Carriere #define I2C6_BASE U(0x5c009000) 504*0651b5b7SEtienne Carriere #define RNG1_BASE U(0x54003000) 505*0651b5b7SEtienne Carriere #define RTC_BASE U(0x5c004000) 506*0651b5b7SEtienne Carriere #define SPI6_BASE U(0x5c001000) 50773680c23SYann Gautier 50873680c23SYann Gautier /******************************************************************************* 509447b2b13SYann Gautier * Device Tree defines 510447b2b13SYann Gautier ******************************************************************************/ 51110e7a9e9SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp15-bsec" 51273680c23SYann Gautier #define DT_IWDG_COMPAT "st,stm32mp1-iwdg" 5137ae58c6bSYann Gautier #define DT_PWR_COMPAT "st,stm32mp1-pwr" 514447b2b13SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" 515f33b2433SYann Gautier #define DT_SYSCFG_COMPAT "st,stm32mp157-syscfg" 516447b2b13SYann Gautier 5174353bb20SYann Gautier #endif /* STM32MP1_DEF_H */ 518