xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1.ld.S (revision c3cf06f1a3a9b9ee8ac7a0ae505f95c45f7dca84)
1f74cbc93SYann Gautier/*
2f74cbc93SYann Gautier * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3f74cbc93SYann Gautier *
4f74cbc93SYann Gautier * SPDX-License-Identifier: BSD-3-Clause
5f74cbc93SYann Gautier */
6f74cbc93SYann Gautier
7*c3cf06f1SAntonio Nino Diaz#ifndef STM32MP1_LD_S
8*c3cf06f1SAntonio Nino Diaz#define STM32MP1_LD_S
9*c3cf06f1SAntonio Nino Diaz
10f74cbc93SYann Gautier#include <platform_def.h>
11f74cbc93SYann Gautier#include <xlat_tables_defs.h>
12f74cbc93SYann Gautier
13f74cbc93SYann GautierOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
14f74cbc93SYann GautierOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
15f74cbc93SYann Gautier
16f74cbc93SYann GautierENTRY(__BL2_IMAGE_START__)
17f74cbc93SYann Gautier
18f74cbc93SYann GautierMEMORY {
19f74cbc93SYann Gautier	HEADER (rw) : ORIGIN = 0x00000000, LENGTH = 0x3000
20f74cbc93SYann Gautier	RAM (rwx) : ORIGIN = STM32MP1_BINARY_BASE, LENGTH = STM32MP1_BINARY_SIZE
21f74cbc93SYann Gautier}
22f74cbc93SYann Gautier
23f74cbc93SYann GautierSECTIONS
24f74cbc93SYann Gautier{
25f74cbc93SYann Gautier    /*
26f74cbc93SYann Gautier     * TF mapping must conform to ROM code specification.
27f74cbc93SYann Gautier     */
28f74cbc93SYann Gautier    .header : {
29f74cbc93SYann Gautier        __HEADER_START__ = .;
30f74cbc93SYann Gautier        KEEP(*(.header))
31f74cbc93SYann Gautier        . = ALIGN(4);
32f74cbc93SYann Gautier        __HEADER_END__ = .;
33f74cbc93SYann Gautier    } >HEADER
34f74cbc93SYann Gautier
35f74cbc93SYann Gautier    . = STM32MP1_BINARY_BASE;
36f74cbc93SYann Gautier    .data . : {
37f74cbc93SYann Gautier        . = ALIGN(PAGE_SIZE);
38f74cbc93SYann Gautier        __DATA_START__ = .;
39f74cbc93SYann Gautier        *(.data*)
40f74cbc93SYann Gautier
41f74cbc93SYann Gautier        /*
42f74cbc93SYann Gautier         * dtb.
43f74cbc93SYann Gautier         * The strongest and only alignment contraint is MMU 4K page.
44f74cbc93SYann Gautier         * Indeed as images below will be removed, 4K pages will be re-used.
45f74cbc93SYann Gautier         */
46f74cbc93SYann Gautier        . = ( STM32MP1_DTB_BASE - STM32MP1_BINARY_BASE );
47f74cbc93SYann Gautier        __DTB_IMAGE_START__ = .;
48f74cbc93SYann Gautier        *(.dtb_image*)
49f74cbc93SYann Gautier        __DTB_IMAGE_END__ = .;
50f74cbc93SYann Gautier
51f74cbc93SYann Gautier        /*
52f74cbc93SYann Gautier         * bl2.
53f74cbc93SYann Gautier         * The strongest and only alignment contraint is MMU 4K page.
54f74cbc93SYann Gautier         * Indeed as images below will be removed, 4K pages will be re-used.
55f74cbc93SYann Gautier         */
56f74cbc93SYann Gautier        . = ( STM32MP1_BL2_BASE - STM32MP1_BINARY_BASE );
57f74cbc93SYann Gautier        __BL2_IMAGE_START__ = .;
58f74cbc93SYann Gautier        *(.bl2_image*)
59f74cbc93SYann Gautier        __BL2_IMAGE_END__ = .;
60f74cbc93SYann Gautier
61f74cbc93SYann Gautier        /*
62f74cbc93SYann Gautier         * bl32 will be settled by bl2.
63f74cbc93SYann Gautier         * The strongest and only alignment constraint is 8 words to simplify
64f74cbc93SYann Gautier         * memraise8 assembly code.
65f74cbc93SYann Gautier         */
66f74cbc93SYann Gautier        . = ( STM32MP1_BL32_BASE - STM32MP1_BINARY_BASE );
67f74cbc93SYann Gautier        __BL32_IMAGE_START__ = .;
68f74cbc93SYann Gautier        *(.bl32_image*)
69f74cbc93SYann Gautier        __BL32_IMAGE_END__ = .;
70f74cbc93SYann Gautier
71f74cbc93SYann Gautier        __DATA_END__ = .;
72f74cbc93SYann Gautier    } >RAM
73f74cbc93SYann Gautier
74f74cbc93SYann Gautier    __TF_END__ = .;
75f74cbc93SYann Gautier
76f74cbc93SYann Gautier}
77*c3cf06f1SAntonio Nino Diaz#endif /* STM32MP1_LD_S */
78