xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1.ld.S (revision 0dab9cd26cdb66d9af8a46d5ae556ca9e385c17a)
1f74cbc93SYann Gautier/*
267788359SYann Gautier * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
3f74cbc93SYann Gautier *
4f74cbc93SYann Gautier * SPDX-License-Identifier: BSD-3-Clause
5f74cbc93SYann Gautier */
6f74cbc93SYann Gautier
7c3cf06f1SAntonio Nino Diaz#ifndef STM32MP1_LD_S
8c3cf06f1SAntonio Nino Diaz#define STM32MP1_LD_S
9c3cf06f1SAntonio Nino Diaz
1009d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h>
11f74cbc93SYann Gautier#include <platform_def.h>
12f74cbc93SYann Gautier
13f74cbc93SYann GautierOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
14f74cbc93SYann GautierOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
15f74cbc93SYann Gautier
16f74cbc93SYann GautierENTRY(__BL2_IMAGE_START__)
17f74cbc93SYann Gautier
18f74cbc93SYann GautierMEMORY {
198be574bfSYann Gautier	HEADER (rw) : ORIGIN = 0x00000000, LENGTH = STM32MP_HEADER_RESERVED_SIZE
203f9c9784SYann Gautier	RAM (rwx) : ORIGIN = STM32MP_BINARY_BASE, LENGTH = STM32MP_BINARY_SIZE
21f74cbc93SYann Gautier}
22f74cbc93SYann Gautier
23f74cbc93SYann GautierSECTIONS
24f74cbc93SYann Gautier{
25f74cbc93SYann Gautier    /*
26f74cbc93SYann Gautier     * TF mapping must conform to ROM code specification.
27f74cbc93SYann Gautier     */
28f74cbc93SYann Gautier    .header : {
29f74cbc93SYann Gautier        __HEADER_START__ = .;
30f74cbc93SYann Gautier        KEEP(*(.header))
31f74cbc93SYann Gautier        . = ALIGN(4);
32f74cbc93SYann Gautier        __HEADER_END__ = .;
33f74cbc93SYann Gautier    } >HEADER
34f74cbc93SYann Gautier
353f9c9784SYann Gautier    . = STM32MP_BINARY_BASE;
3667788359SYann Gautier    .data : {
37f74cbc93SYann Gautier        . = ALIGN(PAGE_SIZE);
38f74cbc93SYann Gautier        __DATA_START__ = .;
3967788359SYann Gautier        FILL(0);
40f74cbc93SYann Gautier
41f74cbc93SYann Gautier        /*
42f74cbc93SYann Gautier         * dtb.
43f74cbc93SYann Gautier         * The strongest and only alignment contraint is MMU 4K page.
44f74cbc93SYann Gautier         * Indeed as images below will be removed, 4K pages will be re-used.
45f74cbc93SYann Gautier         */
46*43560d8eSYann Gautier        . = ABSOLUTE( STM32MP_BL2_DTB_BASE );
47f74cbc93SYann Gautier        __DTB_IMAGE_START__ = .;
48f74cbc93SYann Gautier        *(.dtb_image*)
49f74cbc93SYann Gautier        __DTB_IMAGE_END__ = .;
50f74cbc93SYann Gautier
51f74cbc93SYann Gautier        /*
52f74cbc93SYann Gautier         * bl2.
53f74cbc93SYann Gautier         * The strongest and only alignment contraint is MMU 4K page.
54f74cbc93SYann Gautier         * Indeed as images below will be removed, 4K pages will be re-used.
55f74cbc93SYann Gautier         */
56d958d10eSYann Gautier#if SEPARATE_CODE_AND_RODATA
57*43560d8eSYann Gautier        . = ABSOLUTE( STM32MP_BL2_RO_BASE );
58d958d10eSYann Gautier#else
59*43560d8eSYann Gautier        . = ABSOLUTE( STM32MP_BL2_BASE );
60d958d10eSYann Gautier#endif
61f74cbc93SYann Gautier        __BL2_IMAGE_START__ = .;
62f74cbc93SYann Gautier        *(.bl2_image*)
63f74cbc93SYann Gautier        __BL2_IMAGE_END__ = .;
64f74cbc93SYann Gautier
65f74cbc93SYann Gautier        __DATA_END__ = .;
66f74cbc93SYann Gautier    } >RAM
67f74cbc93SYann Gautier
68f74cbc93SYann Gautier    __TF_END__ = .;
69f74cbc93SYann Gautier
70f74cbc93SYann Gautier}
71c3cf06f1SAntonio Nino Diaz#endif /* STM32MP1_LD_S */
72