14353bb20SYann Gautier# 2*231a0adbSYann Gautier# Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved. 34353bb20SYann Gautier# 44353bb20SYann Gautier# SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier# 64353bb20SYann Gautier 7a430382fSYann Gautierinclude plat/st/common/common.mk 8a430382fSYann Gautier 94353bb20SYann GautierARM_CORTEX_A7 := yes 104353bb20SYann GautierARM_WITH_NEON := yes 114353bb20SYann GautierUSE_COHERENT_MEM := 0 124353bb20SYann Gautier 1399a5d8d0SYann Gautier# Default Device tree 1499a5d8d0SYann GautierDTB_FILE_NAME ?= stm32mp157c-ev1.dtb 1599a5d8d0SYann Gautier 1699a5d8d0SYann GautierSTM32MP13 ?= 0 1799a5d8d0SYann GautierSTM32MP15 ?= 0 1899a5d8d0SYann Gautier 19bdec516eSSebastien Pasdeloupifeq ($(STM32MP13),1) 2099a5d8d0SYann Gautierifeq ($(STM32MP15),1) 2199a5d8d0SYann Gautier$(error Cannot enable both flags STM32MP13 and STM32MP15) 2299a5d8d0SYann Gautierendif 23bdec516eSSebastien PasdeloupSTM32MP13 := 1 24bdec516eSSebastien PasdeloupSTM32MP15 := 0 2599a5d8d0SYann Gautierelse ifeq ($(STM32MP15),1) 2699a5d8d0SYann GautierSTM32MP13 := 0 2799a5d8d0SYann GautierSTM32MP15 := 1 2899a5d8d0SYann Gautierelse ifneq ($(findstring stm32mp13,$(DTB_FILE_NAME)),) 2999a5d8d0SYann GautierSTM32MP13 := 1 3099a5d8d0SYann GautierSTM32MP15 := 0 3199a5d8d0SYann Gautierelse ifneq ($(findstring stm32mp15,$(DTB_FILE_NAME)),) 3299a5d8d0SYann GautierSTM32MP13 := 0 3399a5d8d0SYann GautierSTM32MP15 := 1 3499a5d8d0SYann Gautierendif 35bdec516eSSebastien Pasdeloup 3699a5d8d0SYann Gautierifeq ($(STM32MP13),1) 37beb625f9SLionel Debieve# Will use SRAM2 as mbedtls heap 38beb625f9SLionel DebieveSTM32MP_USE_EXTERNAL_HEAP := 1 39beb625f9SLionel Debieve 40bdec516eSSebastien Pasdeloup# DDR controller with single AXI port and 16-bit interface 41bdec516eSSebastien PasdeloupSTM32MP_DDR_DUAL_AXI_PORT:= 0 42bdec516eSSebastien PasdeloupSTM32MP_DDR_32BIT_INTERFACE:= 0 43bdec516eSSebastien Pasdeloup 44beb625f9SLionel Debieveifeq (${TRUSTED_BOARD_BOOT},1) 45beb625f9SLionel Debieve# PKA algo to include 46beb625f9SLionel DebievePKA_USE_NIST_P256 := 1 47beb625f9SLionel DebievePKA_USE_BRAINPOOL_P256T1:= 1 48beb625f9SLionel Debieveendif 49beb625f9SLionel Debieve 50bdec516eSSebastien Pasdeloup# STM32 image header version v2.0 51bdec516eSSebastien PasdeloupSTM32_HEADER_VERSION_MAJOR:= 2 52bdec516eSSebastien PasdeloupSTM32_HEADER_VERSION_MINOR:= 0 5399a5d8d0SYann Gautierendif 54bdec516eSSebastien Pasdeloup 5599a5d8d0SYann Gautierifeq ($(STM32MP15),1) 5688f4fb8fSYann Gautier# DDR controller with dual AXI port and 32-bit interface 5788f4fb8fSYann GautierSTM32MP_DDR_DUAL_AXI_PORT:= 1 5888f4fb8fSYann GautierSTM32MP_DDR_32BIT_INTERFACE:= 1 5988f4fb8fSYann Gautier 602d8886acSNicolas Le Bayon# STM32 image header version v1.0 612d8886acSNicolas Le BayonSTM32_HEADER_VERSION_MAJOR:= 1 622d8886acSNicolas Le BayonSTM32_HEADER_VERSION_MINOR:= 0 63722ca35eSYann Gautier 64722ca35eSYann Gautier# Add OP-TEE reserved shared memory area in mapping 65722ca35eSYann GautierSTM32MP15_OPTEE_RSV_SHM := 1 66722ca35eSYann Gautier$(eval $(call add_defines,STM32MP15_OPTEE_RSV_SHM)) 67ad3e46a3SLionel Debieve 68ad3e46a3SLionel DebieveSTM32MP_CRYPTO_ROM_LIB := 1 69cd791164SLionel Debieve 70cd791164SLionel Debieve# Decryption support 71cd791164SLionel Debieveifneq ($(DECRYPTION_SUPPORT),none) 72cd791164SLionel Debieve$(error "DECRYPTION_SUPPORT not supported on STM32MP15") 73cd791164SLionel Debieveendif 74bdec516eSSebastien Pasdeloupendif 752d8886acSNicolas Le Bayon 76e4ee1ab9SEtienne Carriereifeq ($(AARCH32_SP),sp_min) 77e4ee1ab9SEtienne Carriere# Disable Neon support: sp_min runtime may conflict with non-secure world 78e4ee1ab9SEtienne CarriereTF_CFLAGS += -mfloat-abi=soft 79e4ee1ab9SEtienne Carriereendif 80e4ee1ab9SEtienne Carriere 814353bb20SYann Gautier# Not needed for Cortex-A7 824353bb20SYann GautierWORKAROUND_CVE_2017_5715:= 0 839b2510b6SBipin RaviWORKAROUND_CVE_2022_23960:= 0 844353bb20SYann Gautier 858fc6fb5cSYann Gautier# Number of TF-A copies in the device 868fc6fb5cSYann GautierSTM32_TF_A_COPIES := 2 878fc6fb5cSYann Gautier 888fc6fb5cSYann Gautier# PLAT_PARTITION_MAX_ENTRIES must take care of STM32_TF-A_COPIES and other partitions 898fc6fb5cSYann Gautier# such as metadata (2) to find all the FIP partitions (default is 2). 908fc6fb5cSYann GautierPLAT_PARTITION_MAX_ENTRIES := $(shell echo $$(($(STM32_TF_A_COPIES) + 4))) 918fc6fb5cSYann Gautier 92ad216c10SSughosh Ganuifeq (${PSA_FWU_SUPPORT},1) 93ad216c10SSughosh Ganu# Number of banks of updatable firmware 94ad216c10SSughosh GanuNR_OF_FW_BANKS := 2 95ad216c10SSughosh GanuNR_OF_IMAGES_IN_FW_BANK := 1 96ad216c10SSughosh Ganu 978fc6fb5cSYann GautierFWU_MAX_PART = $(shell echo $$(($(STM32_TF_A_COPIES) + 2 + $(NR_OF_FW_BANKS)))) 988fc6fb5cSYann Gautierifeq ($(shell test $(FWU_MAX_PART) -gt $(PLAT_PARTITION_MAX_ENTRIES); echo $$?),0) 998fc6fb5cSYann Gautier$(error "Required partition number is $(FWU_MAX_PART) where PLAT_PARTITION_MAX_ENTRIES is only \ 1008fc6fb5cSYann Gautier$(PLAT_PARTITION_MAX_ENTRIES)") 1018fc6fb5cSYann Gautierendif 1021989a19cSYann Gautierendif 103aec7de41SYann Gautier 10468039f2dSNicolas Toromanoffifeq ($(STM32MP13),1) 10568039f2dSNicolas ToromanoffSTM32_HASH_VER := 4 10627423744SNicolas Le BayonSTM32_RNG_VER := 4 10768039f2dSNicolas Toromanoffelse # Assuming STM32MP15 10868039f2dSNicolas ToromanoffSTM32_HASH_VER := 2 10927423744SNicolas Le BayonSTM32_RNG_VER := 2 11068039f2dSNicolas Toromanoffendif 11168039f2dSNicolas Toromanoff 1124b2f23e5SPatrick Delaunay# Download load address for serial boot devices 1134b2f23e5SPatrick DelaunayDWL_BUFFER_BASE ?= 0xC7000000 1144b2f23e5SPatrick Delaunay 1152eaffd51SYann Gautier# Device tree 116d38eaf99SYann Gautierifeq ($(STM32MP13),1) 117d38eaf99SYann GautierBL2_DTSI := stm32mp13-bl2.dtsi 118d38eaf99SYann GautierFDT_SOURCES := $(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl2.dts,$(DTB_FILE_NAME))) 119d38eaf99SYann Gautierelse 1201d204ee4SYann GautierBL2_DTSI := stm32mp15-bl2.dtsi 1211d204ee4SYann GautierFDT_SOURCES := $(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl2.dts,$(DTB_FILE_NAME))) 1221d204ee4SYann Gautierifeq ($(AARCH32_SP),sp_min) 1231d204ee4SYann GautierBL32_DTSI := stm32mp15-bl32.dtsi 1241d204ee4SYann GautierFDT_SOURCES += $(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl32.dts,$(DTB_FILE_NAME))) 1251d204ee4SYann Gautierendif 1261d204ee4SYann Gautierendif 127ca88c761SYann Gautier 1282eaffd51SYann Gautier# Macros and rules to build TF binary 1292eaffd51SYann GautierSTM32_TF_STM32 := $(addprefix ${BUILD_PLAT}/tf-a-, $(patsubst %.dtb,%.stm32,$(DTB_FILE_NAME))) 130a430382fSYann GautierSTM32_LD_FILE := plat/st/stm32mp1/stm32mp1.ld.S 131a430382fSYann GautierSTM32_BINARY_MAPPING := plat/st/stm32mp1/stm32mp1.S 1322eaffd51SYann Gautier 1332eaffd51SYann Gautierifeq ($(AARCH32_SP),sp_min) 1342eaffd51SYann Gautier# BL32 is built only if using SP_MIN 1352eaffd51SYann GautierBL32_DEP := bl32 1362eaffd51SYann GautierASFLAGS += -DBL32_BIN_PATH=\"${BUILD_PLAT}/bl32.bin\" 1372eaffd51SYann Gautierendif 1382eaffd51SYann Gautier 13929332bcdSYann GautierSTM32MP_FW_CONFIG_NAME := $(patsubst %.dtb,%-fw-config.dtb,$(DTB_FILE_NAME)) 14029332bcdSYann GautierSTM32MP_FW_CONFIG := ${BUILD_PLAT}/fdts/$(STM32MP_FW_CONFIG_NAME) 14129332bcdSYann Gautierifneq (${AARCH32_SP},none) 14229332bcdSYann GautierFDT_SOURCES += $(addprefix fdts/, $(patsubst %.dtb,%.dts,$(STM32MP_FW_CONFIG_NAME))) 14329332bcdSYann Gautierendif 14429332bcdSYann Gautier# Add the FW_CONFIG to FIP and specify the same to certtool 14529332bcdSYann Gautier$(eval $(call TOOL_ADD_PAYLOAD,${STM32MP_FW_CONFIG},--fw-config)) 146beb625f9SLionel Debieveifeq ($(GENERATE_COT),1) 147beb625f9SLionel DebieveSTM32MP_CFG_CERT := $(BUILD_PLAT)/stm32mp_cfg_cert.crt 148beb625f9SLionel Debieve# Add the STM32MP_CFG_CERT to FIP and specify the same to certtool 149beb625f9SLionel Debieve$(eval $(call TOOL_ADD_PAYLOAD,${STM32MP_CFG_CERT},--stm32mp-cfg-cert)) 150beb625f9SLionel Debieveendif 1511d204ee4SYann Gautierifeq ($(AARCH32_SP),sp_min) 1521d204ee4SYann GautierSTM32MP_TOS_FW_CONFIG := $(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl32.dtb,$(DTB_FILE_NAME))) 1531d204ee4SYann Gautier$(eval $(call TOOL_ADD_PAYLOAD,${STM32MP_TOS_FW_CONFIG},--tos-fw-config)) 1541d204ee4SYann Gautierendif 1551d204ee4SYann Gautier 1562eaffd51SYann Gautier# Enable flags for C files 157327131c4SLeonardo Sandoval$(eval $(call assert_booleans,\ 158327131c4SLeonardo Sandoval $(sort \ 159beb625f9SLionel Debieve PKA_USE_BRAINPOOL_P256T1 \ 160beb625f9SLionel Debieve PKA_USE_NIST_P256 \ 161ad3e46a3SLionel Debieve STM32MP_CRYPTO_ROM_LIB \ 16288f4fb8fSYann Gautier STM32MP_DDR_32BIT_INTERFACE \ 16388f4fb8fSYann Gautier STM32MP_DDR_DUAL_AXI_PORT \ 164beb625f9SLionel Debieve STM32MP_USE_EXTERNAL_HEAP \ 165bdec516eSSebastien Pasdeloup STM32MP13 \ 166bdec516eSSebastien Pasdeloup STM32MP15 \ 1672eaffd51SYann Gautier))) 1682eaffd51SYann Gautier 1692eaffd51SYann Gautier$(eval $(call assert_numerics,\ 1702eaffd51SYann Gautier $(sort \ 1712eaffd51SYann Gautier PLAT_PARTITION_MAX_ENTRIES \ 17268039f2dSNicolas Toromanoff STM32_HASH_VER \ 173beb625f9SLionel Debieve STM32_HEADER_VERSION_MAJOR \ 17427423744SNicolas Le Bayon STM32_RNG_VER \ 175ce21ee89SYann Gautier STM32_TF_A_COPIES \ 176327131c4SLeonardo Sandoval))) 177327131c4SLeonardo Sandoval 178327131c4SLeonardo Sandoval$(eval $(call add_defines,\ 179327131c4SLeonardo Sandoval $(sort \ 1804b2f23e5SPatrick Delaunay DWL_BUFFER_BASE \ 181beb625f9SLionel Debieve PKA_USE_BRAINPOOL_P256T1 \ 182beb625f9SLionel Debieve PKA_USE_NIST_P256 \ 183ce21ee89SYann Gautier PLAT_PARTITION_MAX_ENTRIES \ 184beb625f9SLionel Debieve PLAT_TBBR_IMG_DEF \ 18568039f2dSNicolas Toromanoff STM32_HASH_VER \ 186beb625f9SLionel Debieve STM32_HEADER_VERSION_MAJOR \ 18727423744SNicolas Le Bayon STM32_RNG_VER \ 1882eaffd51SYann Gautier STM32_TF_A_COPIES \ 189ad3e46a3SLionel Debieve STM32MP_CRYPTO_ROM_LIB \ 19088f4fb8fSYann Gautier STM32MP_DDR_32BIT_INTERFACE \ 19188f4fb8fSYann Gautier STM32MP_DDR_DUAL_AXI_PORT \ 192beb625f9SLionel Debieve STM32MP_USE_EXTERNAL_HEAP \ 193bdec516eSSebastien Pasdeloup STM32MP13 \ 194bdec516eSSebastien Pasdeloup STM32MP15 \ 195327131c4SLeonardo Sandoval))) 19646554b64SNicolas Le Bayon 1972eaffd51SYann Gautier# Include paths and source files 198c9d75b3cSYann GautierPLAT_INCLUDES += -Iplat/st/stm32mp1/include/ 1994353bb20SYann Gautier 200a430382fSYann GautierPLAT_BL_COMMON_SOURCES += plat/st/stm32mp1/stm32mp1_private.c 2014353bb20SYann Gautier 202985ee0b7SJulius WernerPLAT_BL_COMMON_SOURCES += drivers/st/uart/aarch32/stm32_console.S 2034353bb20SYann Gautier 2044353bb20SYann Gautierifneq (${ENABLE_STACK_PROTECTOR},0) 2054353bb20SYann GautierPLAT_BL_COMMON_SOURCES += plat/st/stm32mp1/stm32mp1_stack_protector.c 2064353bb20SYann Gautierendif 2074353bb20SYann Gautier 2084353bb20SYann GautierPLAT_BL_COMMON_SOURCES += lib/cpus/aarch32/cortex_a7.S 2094353bb20SYann Gautier 210d304158eSYann GautierPLAT_BL_COMMON_SOURCES += drivers/arm/tzc/tzc400.c \ 211072d7532SNicolas Le Bayon drivers/st/bsec/bsec2.c \ 21210a511ceSYann Gautier drivers/st/ddr/stm32mp1_ddr_helpers.c \ 213435832abSYann Gautier drivers/st/i2c/stm32_i2c.c \ 21473680c23SYann Gautier drivers/st/iwdg/stm32_iwdg.c \ 21523684d0eSYann Gautier drivers/st/pmic/stm32mp_pmic.c \ 21623684d0eSYann Gautier drivers/st/pmic/stpmic1.c \ 2177839a050SYann Gautier drivers/st/reset/stm32mp1_reset.c \ 21873680c23SYann Gautier plat/st/stm32mp1/stm32mp1_dbgmcu.c \ 21910a511ceSYann Gautier plat/st/stm32mp1/stm32mp1_helper.S \ 220f33b2433SYann Gautier plat/st/stm32mp1/stm32mp1_syscfg.c 2214353bb20SYann Gautier 2229be88e75SGabriel Fernandezifeq ($(STM32MP13),1) 2239be88e75SGabriel FernandezPLAT_BL_COMMON_SOURCES += drivers/st/clk/clk-stm32-core.c \ 22427423744SNicolas Le Bayon drivers/st/clk/clk-stm32mp13.c \ 22527423744SNicolas Le Bayon drivers/st/crypto/stm32_rng.c 2269be88e75SGabriel Fernandezelse 2279be88e75SGabriel FernandezPLAT_BL_COMMON_SOURCES += drivers/st/clk/stm32mp1_clk.c 2289be88e75SGabriel Fernandezendif 2299be88e75SGabriel Fernandez 230a430382fSYann GautierBL2_SOURCES += plat/st/stm32mp1/plat_bl2_mem_params_desc.c \ 2314584e01dSLionel Debieve plat/st/stm32mp1/stm32mp1_fconf_firewall.c 2321d204ee4SYann Gautier 2337da7f1f0SRohit Nerifeq (${PSA_FWU_SUPPORT},1) 234ad216c10SSughosh Ganuinclude drivers/fwu/fwu.mk 2357da7f1f0SRohit Nerendif 2367da7f1f0SRohit Ner 237a430382fSYann GautierBL2_SOURCES += drivers/st/crypto/stm32_hash.c \ 2384353bb20SYann Gautier plat/st/stm32mp1/bl2_plat_setup.c 2394353bb20SYann Gautier 240beb625f9SLionel Debieveifeq (${TRUSTED_BOARD_BOOT},1) 241beb625f9SLionel Debieveifeq ($(STM32MP13),1) 242a430382fSYann GautierBL2_SOURCES += drivers/st/crypto/stm32_pka.c 243a430382fSYann GautierBL2_SOURCES += drivers/st/crypto/stm32_saes.c 244beb625f9SLionel Debieveendif 245beb625f9SLionel Debieveendif 246beb625f9SLionel Debieve 24746554b64SNicolas Le Bayonifneq ($(filter 1,${STM32MP_EMMC} ${STM32MP_SDMMC}),) 248a430382fSYann GautierBL2_SOURCES += drivers/st/mmc/stm32_sdmmc2.c 24946554b64SNicolas Le Bayonendif 250aec7de41SYann Gautier 25112e21dfdSLionel Debieveifeq (${STM32MP_RAW_NAND},1) 252a430382fSYann GautierBL2_SOURCES += drivers/st/fmc/stm32_fmc2_nand.c 253b1b218fbSLionel Debieveendif 254b1b218fbSLionel Debieve 255b1b218fbSLionel Debieveifneq ($(filter 1,${STM32MP_SPI_NAND} ${STM32MP_SPI_NOR}),) 256a430382fSYann GautierBL2_SOURCES += drivers/st/spi/stm32_qspi.c 257b1b218fbSLionel Debieveendif 258b1b218fbSLionel Debieve 259b1b218fbSLionel Debieveifneq ($(filter 1,${STM32MP_RAW_NAND} ${STM32MP_SPI_NAND} ${STM32MP_SPI_NOR}),) 260b1b218fbSLionel DebieveBL2_SOURCES += plat/st/stm32mp1/stm32mp1_boot_device.c 26112e21dfdSLionel Debieveendif 26212e21dfdSLionel Debieve 2639083fa11SPatrick Delaunayifeq (${STM32MP_UART_PROGRAMMER},1) 264a430382fSYann GautierBL2_SOURCES += drivers/st/uart/stm32_uart.c 2659083fa11SPatrick Delaunayendif 2669083fa11SPatrick Delaunay 267fa92fef0SPatrick Delaunayifeq (${STM32MP_USB_PROGRAMMER},1) 268fa92fef0SPatrick Delaunay#The DFU stack uses only one end point, reduce the USB stack footprint 269fa92fef0SPatrick Delaunay$(eval $(call add_define_val,CONFIG_USBD_EP_NB,1U)) 2709083fa11SPatrick DelaunayBL2_SOURCES += drivers/st/usb/stm32mp1_usb.c \ 271fa92fef0SPatrick Delaunay plat/st/stm32mp1/stm32mp1_usb_dfu.c 272fa92fef0SPatrick Delaunayendif 273fa92fef0SPatrick Delaunay 274a430382fSYann GautierBL2_SOURCES += drivers/st/ddr/stm32mp1_ddr.c \ 27510a511ceSYann Gautier drivers/st/ddr/stm32mp1_ram.c 27610a511ceSYann Gautier 277a430382fSYann GautierBL2_SOURCES += plat/st/stm32mp1/plat_image_load.c 2781d204ee4SYann Gautier 2791d204ee4SYann Gautierifeq ($(AARCH32_SP),sp_min) 2801d204ee4SYann Gautier# Create DTB file for BL32 2811d204ee4SYann Gautier${BUILD_PLAT}/fdts/%-bl32.dts: fdts/%.dts fdts/${BL32_DTSI} | ${BUILD_PLAT} fdt_dirs 2821d204ee4SYann Gautier @echo '#include "$(patsubst fdts/%,%,$<)"' > $@ 2831d204ee4SYann Gautier @echo '#include "${BL32_DTSI}"' >> $@ 2841d204ee4SYann Gautier 2851d204ee4SYann Gautier${BUILD_PLAT}/fdts/%-bl32.dtb: ${BUILD_PLAT}/fdts/%-bl32.dts 2861d204ee4SYann Gautierendif 2871d204ee4SYann Gautier 288a430382fSYann Gautierinclude plat/st/common/common_rules.mk 289