14353bb20SYann Gautier /* 2*d958d10eSYann Gautier * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef PLATFORM_DEF_H 84353bb20SYann Gautier #define PLATFORM_DEF_H 94353bb20SYann Gautier 104353bb20SYann Gautier #include <arch.h> 1109d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1209d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1309d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h> 1409d40e0eSAntonio Nino Diaz 154353bb20SYann Gautier #include "../stm32mp1_def.h" 164353bb20SYann Gautier 174353bb20SYann Gautier /******************************************************************************* 184353bb20SYann Gautier * Generic platform constants 194353bb20SYann Gautier ******************************************************************************/ 204353bb20SYann Gautier 214353bb20SYann Gautier /* Size of cacheable stacks */ 22964dfee1SYann Gautier #if defined(IMAGE_BL32) 23964dfee1SYann Gautier #define PLATFORM_STACK_SIZE 0x600 24964dfee1SYann Gautier #else 254353bb20SYann Gautier #define PLATFORM_STACK_SIZE 0xC00 26964dfee1SYann Gautier #endif 274353bb20SYann Gautier 281d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 291989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 301989a19cSYann Gautier #define OPTEE_HEADER_IMAGE_NAME "teeh" 3106c3b100SYann Gautier #define OPTEE_CORE_IMAGE_NAME "teex" 321989a19cSYann Gautier #define OPTEE_PAGED_IMAGE_NAME "teed" 331989a19cSYann Gautier #define OPTEE_HEADER_BINARY_TYPE U(0x20) 3406c3b100SYann Gautier #define OPTEE_CORE_BINARY_TYPE U(0x21) 351989a19cSYann Gautier #define OPTEE_PAGED_BINARY_TYPE U(0x22) 361989a19cSYann Gautier #endif 371989a19cSYann Gautier 384353bb20SYann Gautier /* SSBL = second stage boot loader */ 394353bb20SYann Gautier #define BL33_IMAGE_NAME "ssbl" 40aec7de41SYann Gautier #define BL33_BINARY_TYPE U(0x0) 411d204ee4SYann Gautier #else /* STM32MP_USE_STM32IMAGE */ 421d204ee4SYann Gautier #define FIP_IMAGE_NAME "fip" 431d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 444353bb20SYann Gautier 453f9c9784SYann Gautier #define STM32MP_PRIMARY_CPU U(0x0) 463f9c9784SYann Gautier #define STM32MP_SECONDARY_CPU U(0x1) 474353bb20SYann Gautier 48f4f1d88dSDeepika Bhavnani #define PLATFORM_CLUSTER_COUNT U(1) 494353bb20SYann Gautier #define PLATFORM_CLUSTER0_CORE_COUNT U(2) 504353bb20SYann Gautier #define PLATFORM_CLUSTER1_CORE_COUNT U(0) 514353bb20SYann Gautier #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 524353bb20SYann Gautier PLATFORM_CLUSTER0_CORE_COUNT) 534353bb20SYann Gautier #define PLATFORM_MAX_CPUS_PER_CLUSTER 2 544353bb20SYann Gautier 5559a1cdf1SYann Gautier #define MAX_IO_DEVICES U(4) 5659a1cdf1SYann Gautier #define MAX_IO_HANDLES U(4) 5759a1cdf1SYann Gautier #define MAX_IO_BLOCK_DEVICES U(1) 5812e21dfdSLionel Debieve #define MAX_IO_MTD_DEVICES U(1) 594353bb20SYann Gautier 604353bb20SYann Gautier /******************************************************************************* 614353bb20SYann Gautier * BL2 specific defines. 624353bb20SYann Gautier ******************************************************************************/ 634353bb20SYann Gautier /* 644353bb20SYann Gautier * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug 654353bb20SYann Gautier * size plus a little space for growth. 664353bb20SYann Gautier */ 673f9c9784SYann Gautier #define BL2_BASE STM32MP_BL2_BASE 683f9c9784SYann Gautier #define BL2_LIMIT (STM32MP_BL2_BASE + \ 693f9c9784SYann Gautier STM32MP_BL2_SIZE) 704353bb20SYann Gautier 71*d958d10eSYann Gautier #define BL2_RO_BASE STM32MP_BL2_RO_BASE 72*d958d10eSYann Gautier #define BL2_RO_LIMIT (STM32MP_BL2_RO_BASE + \ 73*d958d10eSYann Gautier STM32MP_BL2_RO_SIZE) 74*d958d10eSYann Gautier 75*d958d10eSYann Gautier #define BL2_RW_BASE STM32MP_BL2_RW_BASE 76*d958d10eSYann Gautier #define BL2_RW_LIMIT (STM32MP_BL2_RW_BASE + \ 77*d958d10eSYann Gautier STM32MP_BL2_RW_SIZE) 784353bb20SYann Gautier /******************************************************************************* 794353bb20SYann Gautier * BL32 specific defines. 804353bb20SYann Gautier ******************************************************************************/ 811d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE || defined(IMAGE_BL32) 8262fbb315SYann Gautier #if ENABLE_PIE 8362fbb315SYann Gautier #define BL32_BASE 0 8462fbb315SYann Gautier #define BL32_LIMIT STM32MP_BL32_SIZE 8562fbb315SYann Gautier #else 863f9c9784SYann Gautier #define BL32_BASE STM32MP_BL32_BASE 873f9c9784SYann Gautier #define BL32_LIMIT (STM32MP_BL32_BASE + \ 883f9c9784SYann Gautier STM32MP_BL32_SIZE) 891989a19cSYann Gautier #endif 901d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE || defined(IMAGE_BL32) */ 914353bb20SYann Gautier 924353bb20SYann Gautier /******************************************************************************* 934353bb20SYann Gautier * BL33 specific defines. 944353bb20SYann Gautier ******************************************************************************/ 953f9c9784SYann Gautier #define BL33_BASE STM32MP_BL33_BASE 964353bb20SYann Gautier 974353bb20SYann Gautier /* 984353bb20SYann Gautier * Load address of BL33 for this platform port 994353bb20SYann Gautier */ 1003f9c9784SYann Gautier #define PLAT_STM32MP_NS_IMAGE_OFFSET BL33_BASE 1014353bb20SYann Gautier 102fa92fef0SPatrick Delaunay /* Needed by STM32CubeProgrammer support */ 103fa92fef0SPatrick Delaunay #define DWL_BUFFER_BASE (STM32MP_DDR_BASE + U(0x08000000)) 104fa92fef0SPatrick Delaunay #define DWL_BUFFER_SIZE U(0x08000000) 105fa92fef0SPatrick Delaunay 106214c8a8dSVyacheslav Yurkov /* 107214c8a8dSVyacheslav Yurkov * SSBL offset in case it's stored in eMMC boot partition. 108214c8a8dSVyacheslav Yurkov * We can fix it to 256K because TF-A size can't be bigger than SRAM 109214c8a8dSVyacheslav Yurkov */ 110214c8a8dSVyacheslav Yurkov #define PLAT_EMMC_BOOT_SSBL_OFFSET U(0x40000) 111214c8a8dSVyacheslav Yurkov 1124353bb20SYann Gautier /******************************************************************************* 1134353bb20SYann Gautier * DTB specific defines. 1144353bb20SYann Gautier ******************************************************************************/ 1153f9c9784SYann Gautier #define DTB_BASE STM32MP_DTB_BASE 1163f9c9784SYann Gautier #define DTB_LIMIT (STM32MP_DTB_BASE + \ 1173f9c9784SYann Gautier STM32MP_DTB_SIZE) 1184353bb20SYann Gautier 1194353bb20SYann Gautier /******************************************************************************* 1204353bb20SYann Gautier * Platform specific page table and MMU setup constants 1214353bb20SYann Gautier ******************************************************************************/ 12259a1cdf1SYann Gautier #define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 32) 12359a1cdf1SYann Gautier #define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 32) 1244353bb20SYann Gautier 1254353bb20SYann Gautier /******************************************************************************* 1264353bb20SYann Gautier * Declarations and constants to access the mailboxes safely. Each mailbox is 1274353bb20SYann Gautier * aligned on the biggest cache line size in the platform. This is known only 1284353bb20SYann Gautier * to the platform as it might have a combination of integrated and external 1294353bb20SYann Gautier * caches. Such alignment ensures that two maiboxes do not sit on the same cache 1304353bb20SYann Gautier * line at any cache level. They could belong to different cpus/clusters & 1314353bb20SYann Gautier * get written while being protected by different locks causing corruption of 1324353bb20SYann Gautier * a valid mailbox address. 1334353bb20SYann Gautier ******************************************************************************/ 1344353bb20SYann Gautier #define CACHE_WRITEBACK_SHIFT 6 1354353bb20SYann Gautier #define CACHE_WRITEBACK_GRANULE (U(1) << CACHE_WRITEBACK_SHIFT) 1364353bb20SYann Gautier 1374353bb20SYann Gautier /* 1384353bb20SYann Gautier * Secure Interrupt: based on the standard ARM mapping 1394353bb20SYann Gautier */ 1404353bb20SYann Gautier #define ARM_IRQ_SEC_PHY_TIMER U(29) 1414353bb20SYann Gautier 1424353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_0 U(8) 1434353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_1 U(9) 1444353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_2 U(10) 1454353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_3 U(11) 1464353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_4 U(12) 1474353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_5 U(13) 1484353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_6 U(14) 1494353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_7 U(15) 1504353bb20SYann Gautier 1514353bb20SYann Gautier #define STM32MP1_IRQ_TZC400 U(36) 1524353bb20SYann Gautier #define STM32MP1_IRQ_TAMPSERRS U(229) 1534353bb20SYann Gautier #define STM32MP1_IRQ_AXIERRIRQ U(244) 1544353bb20SYann Gautier 1554353bb20SYann Gautier /* 1564353bb20SYann Gautier * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 1574353bb20SYann Gautier * terminology. On a GICv2 system or mode, the lists will be merged and treated 1584353bb20SYann Gautier * as Group 0 interrupts. 1594353bb20SYann Gautier */ 1604353bb20SYann Gautier #define PLATFORM_G1S_PROPS(grp) \ 1614353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, \ 1624353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1634353bb20SYann Gautier grp, GIC_INTR_CFG_LEVEL), \ 1644353bb20SYann Gautier INTR_PROP_DESC(STM32MP1_IRQ_AXIERRIRQ, \ 1654353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1664353bb20SYann Gautier grp, GIC_INTR_CFG_LEVEL), \ 1674353bb20SYann Gautier INTR_PROP_DESC(STM32MP1_IRQ_TZC400, \ 1684353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1694353bb20SYann Gautier grp, GIC_INTR_CFG_LEVEL), \ 1704353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, \ 1714353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1724353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1734353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, \ 1744353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1754353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1764353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, \ 1774353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1784353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1794353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, \ 1804353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1814353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1824353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, \ 1834353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1844353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1854353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, \ 1864353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1874353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE) 1884353bb20SYann Gautier 1894353bb20SYann Gautier #define PLATFORM_G0_PROPS(grp) \ 1904353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, \ 1914353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1924353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1934353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, \ 1944353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1954353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE) 1964353bb20SYann Gautier 1974353bb20SYann Gautier /* 1984353bb20SYann Gautier * Power 1994353bb20SYann Gautier */ 2004353bb20SYann Gautier #define PLAT_MAX_PWR_LVL U(1) 2014353bb20SYann Gautier 2024353bb20SYann Gautier /* Local power state for power domains in Run state. */ 2034353bb20SYann Gautier #define ARM_LOCAL_STATE_RUN U(0) 2044353bb20SYann Gautier /* Local power state for retention. Valid only for CPU power domains */ 2054353bb20SYann Gautier #define ARM_LOCAL_STATE_RET U(1) 2064353bb20SYann Gautier /* Local power state for power-down. Valid for CPU and cluster power domains */ 2074353bb20SYann Gautier #define ARM_LOCAL_STATE_OFF U(2) 2084353bb20SYann Gautier /* 2094353bb20SYann Gautier * This macro defines the deepest retention state possible. 2104353bb20SYann Gautier * A higher state id will represent an invalid or a power down state. 2114353bb20SYann Gautier */ 2124353bb20SYann Gautier #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 2134353bb20SYann Gautier /* 2144353bb20SYann Gautier * This macro defines the deepest power down states possible. Any state ID 2154353bb20SYann Gautier * higher than this is invalid. 2164353bb20SYann Gautier */ 2174353bb20SYann Gautier #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 2184353bb20SYann Gautier 2194353bb20SYann Gautier /******************************************************************************* 2204353bb20SYann Gautier * Size of the per-cpu data in bytes that should be reserved in the generic 2214353bb20SYann Gautier * per-cpu data structure for the FVP port. 2224353bb20SYann Gautier ******************************************************************************/ 2234353bb20SYann Gautier #define PLAT_PCPU_DATA_SIZE 2 2244353bb20SYann Gautier 225fdaaaeb4SEtienne Carriere /******************************************************************************* 226fdaaaeb4SEtienne Carriere * Number of parallel entry slots in SMT SCMI server entry context. For this 227fdaaaeb4SEtienne Carriere * platform, SCMI server is reached through SMC only, hence the number of 228fdaaaeb4SEtienne Carriere * entry slots. 229fdaaaeb4SEtienne Carriere ******************************************************************************/ 230fdaaaeb4SEtienne Carriere #define PLAT_SMT_ENTRY_COUNT PLATFORM_CORE_COUNT 231fdaaaeb4SEtienne Carriere 2324353bb20SYann Gautier #endif /* PLATFORM_DEF_H */ 233