xref: /rk3399_ARM-atf/plat/st/stm32mp1/include/platform_def.h (revision 4353bb20cc8937a5d540a06c4a8fe7ee880fc3ca)
1*4353bb20SYann Gautier /*
2*4353bb20SYann Gautier  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3*4353bb20SYann Gautier  *
4*4353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5*4353bb20SYann Gautier  */
6*4353bb20SYann Gautier 
7*4353bb20SYann Gautier #ifndef PLATFORM_DEF_H
8*4353bb20SYann Gautier #define PLATFORM_DEF_H
9*4353bb20SYann Gautier 
10*4353bb20SYann Gautier #include <arch.h>
11*4353bb20SYann Gautier #include <common_def.h>
12*4353bb20SYann Gautier #include <gic_common.h>
13*4353bb20SYann Gautier #include <utils_def.h>
14*4353bb20SYann Gautier #include "../stm32mp1_def.h"
15*4353bb20SYann Gautier 
16*4353bb20SYann Gautier /*******************************************************************************
17*4353bb20SYann Gautier  * Generic platform constants
18*4353bb20SYann Gautier  ******************************************************************************/
19*4353bb20SYann Gautier 
20*4353bb20SYann Gautier /* Size of cacheable stacks */
21*4353bb20SYann Gautier #define PLATFORM_STACK_SIZE		0xC00
22*4353bb20SYann Gautier 
23*4353bb20SYann Gautier /* SSBL = second stage boot loader */
24*4353bb20SYann Gautier #define BL33_IMAGE_NAME			"ssbl"
25*4353bb20SYann Gautier 
26*4353bb20SYann Gautier #define STM32MP1_PRIMARY_CPU		U(0x0)
27*4353bb20SYann Gautier 
28*4353bb20SYann Gautier #define PLATFORM_CACHE_LINE_SIZE	64
29*4353bb20SYann Gautier #define PLATFORM_CLUSTER_COUNT		ULL(1)
30*4353bb20SYann Gautier #define PLATFORM_CLUSTER0_CORE_COUNT	U(2)
31*4353bb20SYann Gautier #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
32*4353bb20SYann Gautier #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT + \
33*4353bb20SYann Gautier 					 PLATFORM_CLUSTER0_CORE_COUNT)
34*4353bb20SYann Gautier #define PLATFORM_MAX_CPUS_PER_CLUSTER	2
35*4353bb20SYann Gautier 
36*4353bb20SYann Gautier #define MAX_IO_DEVICES			4
37*4353bb20SYann Gautier #define MAX_IO_HANDLES			4
38*4353bb20SYann Gautier 
39*4353bb20SYann Gautier /*******************************************************************************
40*4353bb20SYann Gautier  * BL2 specific defines.
41*4353bb20SYann Gautier  ******************************************************************************/
42*4353bb20SYann Gautier /*
43*4353bb20SYann Gautier  * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug
44*4353bb20SYann Gautier  * size plus a little space for growth.
45*4353bb20SYann Gautier  */
46*4353bb20SYann Gautier #define BL2_BASE			STM32MP1_BL2_BASE
47*4353bb20SYann Gautier #define BL2_LIMIT			(STM32MP1_BL2_BASE + \
48*4353bb20SYann Gautier 					 STM32MP1_BL2_SIZE)
49*4353bb20SYann Gautier 
50*4353bb20SYann Gautier /*******************************************************************************
51*4353bb20SYann Gautier  * BL32 specific defines.
52*4353bb20SYann Gautier  ******************************************************************************/
53*4353bb20SYann Gautier #define BL32_BASE			STM32MP1_BL32_BASE
54*4353bb20SYann Gautier #define BL32_LIMIT			(STM32MP1_BL32_BASE + \
55*4353bb20SYann Gautier 					 STM32MP1_BL32_SIZE)
56*4353bb20SYann Gautier 
57*4353bb20SYann Gautier /*******************************************************************************
58*4353bb20SYann Gautier  * BL33 specific defines.
59*4353bb20SYann Gautier  ******************************************************************************/
60*4353bb20SYann Gautier #define BL33_BASE			STM32MP1_BL33_BASE
61*4353bb20SYann Gautier 
62*4353bb20SYann Gautier /*
63*4353bb20SYann Gautier  * Load address of BL33 for this platform port
64*4353bb20SYann Gautier  */
65*4353bb20SYann Gautier #define PLAT_STM32MP1_NS_IMAGE_OFFSET	BL33_BASE
66*4353bb20SYann Gautier 
67*4353bb20SYann Gautier /*******************************************************************************
68*4353bb20SYann Gautier  * DTB specific defines.
69*4353bb20SYann Gautier  ******************************************************************************/
70*4353bb20SYann Gautier #define DTB_BASE			STM32MP1_DTB_BASE
71*4353bb20SYann Gautier #define DTB_LIMIT			(STM32MP1_DTB_BASE + \
72*4353bb20SYann Gautier 					 STM32MP1_DTB_SIZE)
73*4353bb20SYann Gautier 
74*4353bb20SYann Gautier /*******************************************************************************
75*4353bb20SYann Gautier  * Platform specific page table and MMU setup constants
76*4353bb20SYann Gautier  ******************************************************************************/
77*4353bb20SYann Gautier #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
78*4353bb20SYann Gautier #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
79*4353bb20SYann Gautier 
80*4353bb20SYann Gautier /*******************************************************************************
81*4353bb20SYann Gautier  * Declarations and constants to access the mailboxes safely. Each mailbox is
82*4353bb20SYann Gautier  * aligned on the biggest cache line size in the platform. This is known only
83*4353bb20SYann Gautier  * to the platform as it might have a combination of integrated and external
84*4353bb20SYann Gautier  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
85*4353bb20SYann Gautier  * line at any cache level. They could belong to different cpus/clusters &
86*4353bb20SYann Gautier  * get written while being protected by different locks causing corruption of
87*4353bb20SYann Gautier  * a valid mailbox address.
88*4353bb20SYann Gautier  ******************************************************************************/
89*4353bb20SYann Gautier #define CACHE_WRITEBACK_SHIFT		6
90*4353bb20SYann Gautier #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
91*4353bb20SYann Gautier 
92*4353bb20SYann Gautier /*
93*4353bb20SYann Gautier  * Secure Interrupt: based on the standard ARM mapping
94*4353bb20SYann Gautier  */
95*4353bb20SYann Gautier #define ARM_IRQ_SEC_PHY_TIMER		U(29)
96*4353bb20SYann Gautier 
97*4353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_0		U(8)
98*4353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_1		U(9)
99*4353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_2		U(10)
100*4353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_3		U(11)
101*4353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_4		U(12)
102*4353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_5		U(13)
103*4353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_6		U(14)
104*4353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_7		U(15)
105*4353bb20SYann Gautier 
106*4353bb20SYann Gautier #define STM32MP1_IRQ_TZC400		U(36)
107*4353bb20SYann Gautier #define STM32MP1_IRQ_TAMPSERRS		U(229)
108*4353bb20SYann Gautier #define STM32MP1_IRQ_AXIERRIRQ		U(244)
109*4353bb20SYann Gautier 
110*4353bb20SYann Gautier /*
111*4353bb20SYann Gautier  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
112*4353bb20SYann Gautier  * terminology. On a GICv2 system or mode, the lists will be merged and treated
113*4353bb20SYann Gautier  * as Group 0 interrupts.
114*4353bb20SYann Gautier  */
115*4353bb20SYann Gautier #define PLATFORM_G1S_PROPS(grp) \
116*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER,		\
117*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
118*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
119*4353bb20SYann Gautier 	INTR_PROP_DESC(STM32MP1_IRQ_TAMPSERRS,		\
120*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
121*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
122*4353bb20SYann Gautier 	INTR_PROP_DESC(STM32MP1_IRQ_AXIERRIRQ,		\
123*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
124*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
125*4353bb20SYann Gautier 	INTR_PROP_DESC(STM32MP1_IRQ_TZC400,		\
126*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
127*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
128*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1,		\
129*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
130*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
131*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2,		\
132*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
133*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
134*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3,		\
135*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
136*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
137*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4,		\
138*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
139*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
140*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5,		\
141*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
142*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
143*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7,		\
144*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
145*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE)
146*4353bb20SYann Gautier 
147*4353bb20SYann Gautier #define PLATFORM_G0_PROPS(grp) \
148*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0,		\
149*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
150*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
151*4353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6,		\
152*4353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
153*4353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE)
154*4353bb20SYann Gautier 
155*4353bb20SYann Gautier /*
156*4353bb20SYann Gautier  * Power
157*4353bb20SYann Gautier  */
158*4353bb20SYann Gautier #define PLAT_MAX_PWR_LVL	U(1)
159*4353bb20SYann Gautier 
160*4353bb20SYann Gautier /* Local power state for power domains in Run state. */
161*4353bb20SYann Gautier #define ARM_LOCAL_STATE_RUN	U(0)
162*4353bb20SYann Gautier /* Local power state for retention. Valid only for CPU power domains */
163*4353bb20SYann Gautier #define ARM_LOCAL_STATE_RET	U(1)
164*4353bb20SYann Gautier /* Local power state for power-down. Valid for CPU and cluster power domains */
165*4353bb20SYann Gautier #define ARM_LOCAL_STATE_OFF	U(2)
166*4353bb20SYann Gautier /*
167*4353bb20SYann Gautier  * This macro defines the deepest retention state possible.
168*4353bb20SYann Gautier  * A higher state id will represent an invalid or a power down state.
169*4353bb20SYann Gautier  */
170*4353bb20SYann Gautier #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
171*4353bb20SYann Gautier /*
172*4353bb20SYann Gautier  * This macro defines the deepest power down states possible. Any state ID
173*4353bb20SYann Gautier  * higher than this is invalid.
174*4353bb20SYann Gautier  */
175*4353bb20SYann Gautier #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
176*4353bb20SYann Gautier 
177*4353bb20SYann Gautier /*******************************************************************************
178*4353bb20SYann Gautier  * Size of the per-cpu data in bytes that should be reserved in the generic
179*4353bb20SYann Gautier  * per-cpu data structure for the FVP port.
180*4353bb20SYann Gautier  ******************************************************************************/
181*4353bb20SYann Gautier #define PLAT_PCPU_DATA_SIZE	2
182*4353bb20SYann Gautier 
183*4353bb20SYann Gautier #endif /* PLATFORM_DEF_H */
184