xref: /rk3399_ARM-atf/plat/st/stm32mp1/include/platform_def.h (revision 2c730eeab4567df5ddcccb377d06e3bd754ef998)
14353bb20SYann Gautier /*
2*2c730eeaSBoyan Karatotev  * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #ifndef PLATFORM_DEF_H
84353bb20SYann Gautier #define PLATFORM_DEF_H
94353bb20SYann Gautier 
104353bb20SYann Gautier #include <arch.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1209d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1309d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h>
1409d40e0eSAntonio Nino Diaz 
154353bb20SYann Gautier #include "../stm32mp1_def.h"
164353bb20SYann Gautier 
174353bb20SYann Gautier /*******************************************************************************
184353bb20SYann Gautier  * Generic platform constants
194353bb20SYann Gautier  ******************************************************************************/
204353bb20SYann Gautier 
214353bb20SYann Gautier /* Size of cacheable stacks */
22964dfee1SYann Gautier #if defined(IMAGE_BL32)
23964dfee1SYann Gautier #define PLATFORM_STACK_SIZE		0x600
24964dfee1SYann Gautier #else
254353bb20SYann Gautier #define PLATFORM_STACK_SIZE		0xC00
26964dfee1SYann Gautier #endif
274353bb20SYann Gautier 
283f9c9784SYann Gautier #define STM32MP_PRIMARY_CPU		U(0x0)
293f9c9784SYann Gautier #define STM32MP_SECONDARY_CPU		U(0x1)
304353bb20SYann Gautier 
31f4f1d88dSDeepika Bhavnani #define PLATFORM_CLUSTER_COUNT		U(1)
324353bb20SYann Gautier #define PLATFORM_CLUSTER0_CORE_COUNT	U(2)
334353bb20SYann Gautier #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
344353bb20SYann Gautier #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT + \
354353bb20SYann Gautier 					 PLATFORM_CLUSTER0_CORE_COUNT)
364353bb20SYann Gautier #define PLATFORM_MAX_CPUS_PER_CLUSTER	2
374353bb20SYann Gautier 
3859a1cdf1SYann Gautier #define MAX_IO_DEVICES			U(4)
3959a1cdf1SYann Gautier #define MAX_IO_HANDLES			U(4)
4059a1cdf1SYann Gautier #define MAX_IO_BLOCK_DEVICES		U(1)
4112e21dfdSLionel Debieve #define MAX_IO_MTD_DEVICES		U(1)
424353bb20SYann Gautier 
434353bb20SYann Gautier /*******************************************************************************
444353bb20SYann Gautier  * BL2 specific defines.
454353bb20SYann Gautier  ******************************************************************************/
464353bb20SYann Gautier /*
474353bb20SYann Gautier  * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug
484353bb20SYann Gautier  * size plus a little space for growth.
494353bb20SYann Gautier  */
503f9c9784SYann Gautier #define BL2_BASE			STM32MP_BL2_BASE
513f9c9784SYann Gautier #define BL2_LIMIT			(STM32MP_BL2_BASE + \
523f9c9784SYann Gautier 					 STM32MP_BL2_SIZE)
534353bb20SYann Gautier 
54d958d10eSYann Gautier #define BL2_RO_BASE			STM32MP_BL2_RO_BASE
55d958d10eSYann Gautier #define BL2_RO_LIMIT			(STM32MP_BL2_RO_BASE + \
56d958d10eSYann Gautier 					 STM32MP_BL2_RO_SIZE)
57d958d10eSYann Gautier 
58d958d10eSYann Gautier #define BL2_RW_BASE			STM32MP_BL2_RW_BASE
59d958d10eSYann Gautier #define BL2_RW_LIMIT			(STM32MP_BL2_RW_BASE + \
60d958d10eSYann Gautier 					 STM32MP_BL2_RW_SIZE)
614353bb20SYann Gautier /*******************************************************************************
624353bb20SYann Gautier  * BL32 specific defines.
634353bb20SYann Gautier  ******************************************************************************/
64981b9dcbSYann Gautier #if defined(IMAGE_BL32)
6562fbb315SYann Gautier #if ENABLE_PIE
6662fbb315SYann Gautier #define BL32_BASE			0
6762fbb315SYann Gautier #define BL32_LIMIT			STM32MP_BL32_SIZE
6862fbb315SYann Gautier #else
693f9c9784SYann Gautier #define BL32_BASE			STM32MP_BL32_BASE
703f9c9784SYann Gautier #define BL32_LIMIT			(STM32MP_BL32_BASE + \
713f9c9784SYann Gautier 					 STM32MP_BL32_SIZE)
721989a19cSYann Gautier #endif
73981b9dcbSYann Gautier #endif /* defined(IMAGE_BL32) */
744353bb20SYann Gautier 
754353bb20SYann Gautier /*******************************************************************************
764353bb20SYann Gautier  * BL33 specific defines.
774353bb20SYann Gautier  ******************************************************************************/
783f9c9784SYann Gautier #define BL33_BASE			STM32MP_BL33_BASE
794353bb20SYann Gautier 
804353bb20SYann Gautier /*******************************************************************************
814353bb20SYann Gautier  * DTB specific defines.
824353bb20SYann Gautier  ******************************************************************************/
833f9c9784SYann Gautier #define DTB_BASE			STM32MP_DTB_BASE
843f9c9784SYann Gautier #define DTB_LIMIT			(STM32MP_DTB_BASE + \
853f9c9784SYann Gautier 					 STM32MP_DTB_SIZE)
864353bb20SYann Gautier 
874353bb20SYann Gautier /*******************************************************************************
884353bb20SYann Gautier  * Platform specific page table and MMU setup constants
894353bb20SYann Gautier  ******************************************************************************/
9059a1cdf1SYann Gautier #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 32)
9159a1cdf1SYann Gautier #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 32)
924353bb20SYann Gautier 
934353bb20SYann Gautier /*******************************************************************************
944353bb20SYann Gautier  * Declarations and constants to access the mailboxes safely. Each mailbox is
954353bb20SYann Gautier  * aligned on the biggest cache line size in the platform. This is known only
964353bb20SYann Gautier  * to the platform as it might have a combination of integrated and external
974353bb20SYann Gautier  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
984353bb20SYann Gautier  * line at any cache level. They could belong to different cpus/clusters &
994353bb20SYann Gautier  * get written while being protected by different locks causing corruption of
1004353bb20SYann Gautier  * a valid mailbox address.
1014353bb20SYann Gautier  ******************************************************************************/
1024353bb20SYann Gautier #define CACHE_WRITEBACK_SHIFT		6
1034353bb20SYann Gautier #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
1044353bb20SYann Gautier 
1054353bb20SYann Gautier /*
1064353bb20SYann Gautier  * Secure Interrupt: based on the standard ARM mapping
1074353bb20SYann Gautier  */
1084353bb20SYann Gautier #define ARM_IRQ_SEC_PHY_TIMER		U(29)
1094353bb20SYann Gautier 
1104353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_0		U(8)
1114353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_1		U(9)
1124353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_2		U(10)
1134353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_3		U(11)
1144353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_4		U(12)
1154353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_5		U(13)
1164353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_6		U(14)
1174353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_7		U(15)
1184353bb20SYann Gautier 
1194353bb20SYann Gautier #define STM32MP1_IRQ_TZC400		U(36)
1204353bb20SYann Gautier #define STM32MP1_IRQ_TAMPSERRS		U(229)
1214353bb20SYann Gautier #define STM32MP1_IRQ_AXIERRIRQ		U(244)
1224353bb20SYann Gautier 
1234353bb20SYann Gautier /*
1244353bb20SYann Gautier  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
1254353bb20SYann Gautier  * terminology. On a GICv2 system or mode, the lists will be merged and treated
1264353bb20SYann Gautier  * as Group 0 interrupts.
1274353bb20SYann Gautier  */
1284353bb20SYann Gautier #define PLATFORM_G1S_PROPS(grp) \
1294353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER,		\
1304353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1314353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
1324353bb20SYann Gautier 	INTR_PROP_DESC(STM32MP1_IRQ_AXIERRIRQ,		\
1334353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1344353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
1354353bb20SYann Gautier 	INTR_PROP_DESC(STM32MP1_IRQ_TZC400,		\
1364353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1374353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
1384353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1,		\
1394353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1404353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1414353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2,		\
1424353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1434353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1444353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3,		\
1454353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1464353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1474353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4,		\
1484353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1494353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1504353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5,		\
1514353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1524353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1534353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7,		\
1544353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1554353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE)
1564353bb20SYann Gautier 
1574353bb20SYann Gautier #define PLATFORM_G0_PROPS(grp) \
1584353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0,		\
1594353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1604353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1614353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6,		\
1624353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1634353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE)
1644353bb20SYann Gautier 
1654353bb20SYann Gautier /*
1664353bb20SYann Gautier  * Power
1674353bb20SYann Gautier  */
1684353bb20SYann Gautier #define PLAT_MAX_PWR_LVL	U(1)
1694353bb20SYann Gautier 
1704353bb20SYann Gautier /* Local power state for power domains in Run state. */
1714353bb20SYann Gautier #define ARM_LOCAL_STATE_RUN	U(0)
1724353bb20SYann Gautier /* Local power state for retention. Valid only for CPU power domains */
1734353bb20SYann Gautier #define ARM_LOCAL_STATE_RET	U(1)
1744353bb20SYann Gautier /* Local power state for power-down. Valid for CPU and cluster power domains */
1754353bb20SYann Gautier #define ARM_LOCAL_STATE_OFF	U(2)
1764353bb20SYann Gautier /*
1774353bb20SYann Gautier  * This macro defines the deepest retention state possible.
1784353bb20SYann Gautier  * A higher state id will represent an invalid or a power down state.
1794353bb20SYann Gautier  */
1804353bb20SYann Gautier #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
1814353bb20SYann Gautier /*
1824353bb20SYann Gautier  * This macro defines the deepest power down states possible. Any state ID
1834353bb20SYann Gautier  * higher than this is invalid.
1844353bb20SYann Gautier  */
1854353bb20SYann Gautier #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
1864353bb20SYann Gautier 
1874353bb20SYann Gautier /*******************************************************************************
188fdaaaeb4SEtienne Carriere  * Number of parallel entry slots in SMT SCMI server entry context. For this
189fdaaaeb4SEtienne Carriere  * platform, SCMI server is reached through SMC only, hence the number of
190fdaaaeb4SEtienne Carriere  * entry slots.
191fdaaaeb4SEtienne Carriere  ******************************************************************************/
192fdaaaeb4SEtienne Carriere #define PLAT_SMT_ENTRY_COUNT		PLATFORM_CORE_COUNT
193fdaaaeb4SEtienne Carriere 
1944353bb20SYann Gautier #endif /* PLATFORM_DEF_H */
195