14353bb20SYann Gautier /* 24353bb20SYann Gautier * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #ifndef PLATFORM_DEF_H 84353bb20SYann Gautier #define PLATFORM_DEF_H 94353bb20SYann Gautier 104353bb20SYann Gautier #include <arch.h> 11*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 12*09d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 13*09d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h> 14*09d40e0eSAntonio Nino Diaz 154353bb20SYann Gautier #include "../stm32mp1_def.h" 164353bb20SYann Gautier 174353bb20SYann Gautier /******************************************************************************* 184353bb20SYann Gautier * Generic platform constants 194353bb20SYann Gautier ******************************************************************************/ 204353bb20SYann Gautier 214353bb20SYann Gautier /* Size of cacheable stacks */ 22964dfee1SYann Gautier #if defined(IMAGE_BL32) 23964dfee1SYann Gautier #define PLATFORM_STACK_SIZE 0x600 24964dfee1SYann Gautier #else 254353bb20SYann Gautier #define PLATFORM_STACK_SIZE 0xC00 26964dfee1SYann Gautier #endif 274353bb20SYann Gautier 284353bb20SYann Gautier /* SSBL = second stage boot loader */ 294353bb20SYann Gautier #define BL33_IMAGE_NAME "ssbl" 30aec7de41SYann Gautier #define BL33_BINARY_TYPE U(0x0) 314353bb20SYann Gautier 324353bb20SYann Gautier #define STM32MP1_PRIMARY_CPU U(0x0) 334353bb20SYann Gautier 344353bb20SYann Gautier #define PLATFORM_CACHE_LINE_SIZE 64 354353bb20SYann Gautier #define PLATFORM_CLUSTER_COUNT ULL(1) 364353bb20SYann Gautier #define PLATFORM_CLUSTER0_CORE_COUNT U(2) 374353bb20SYann Gautier #define PLATFORM_CLUSTER1_CORE_COUNT U(0) 384353bb20SYann Gautier #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 394353bb20SYann Gautier PLATFORM_CLUSTER0_CORE_COUNT) 404353bb20SYann Gautier #define PLATFORM_MAX_CPUS_PER_CLUSTER 2 414353bb20SYann Gautier 424353bb20SYann Gautier #define MAX_IO_DEVICES 4 434353bb20SYann Gautier #define MAX_IO_HANDLES 4 44aec7de41SYann Gautier #define MAX_IO_BLOCK_DEVICES 1 454353bb20SYann Gautier 464353bb20SYann Gautier /******************************************************************************* 474353bb20SYann Gautier * BL2 specific defines. 484353bb20SYann Gautier ******************************************************************************/ 494353bb20SYann Gautier /* 504353bb20SYann Gautier * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug 514353bb20SYann Gautier * size plus a little space for growth. 524353bb20SYann Gautier */ 534353bb20SYann Gautier #define BL2_BASE STM32MP1_BL2_BASE 544353bb20SYann Gautier #define BL2_LIMIT (STM32MP1_BL2_BASE + \ 554353bb20SYann Gautier STM32MP1_BL2_SIZE) 564353bb20SYann Gautier 574353bb20SYann Gautier /******************************************************************************* 584353bb20SYann Gautier * BL32 specific defines. 594353bb20SYann Gautier ******************************************************************************/ 604353bb20SYann Gautier #define BL32_BASE STM32MP1_BL32_BASE 614353bb20SYann Gautier #define BL32_LIMIT (STM32MP1_BL32_BASE + \ 624353bb20SYann Gautier STM32MP1_BL32_SIZE) 634353bb20SYann Gautier 644353bb20SYann Gautier /******************************************************************************* 654353bb20SYann Gautier * BL33 specific defines. 664353bb20SYann Gautier ******************************************************************************/ 674353bb20SYann Gautier #define BL33_BASE STM32MP1_BL33_BASE 684353bb20SYann Gautier 694353bb20SYann Gautier /* 704353bb20SYann Gautier * Load address of BL33 for this platform port 714353bb20SYann Gautier */ 724353bb20SYann Gautier #define PLAT_STM32MP1_NS_IMAGE_OFFSET BL33_BASE 734353bb20SYann Gautier 744353bb20SYann Gautier /******************************************************************************* 754353bb20SYann Gautier * DTB specific defines. 764353bb20SYann Gautier ******************************************************************************/ 774353bb20SYann Gautier #define DTB_BASE STM32MP1_DTB_BASE 784353bb20SYann Gautier #define DTB_LIMIT (STM32MP1_DTB_BASE + \ 794353bb20SYann Gautier STM32MP1_DTB_SIZE) 804353bb20SYann Gautier 814353bb20SYann Gautier /******************************************************************************* 824353bb20SYann Gautier * Platform specific page table and MMU setup constants 834353bb20SYann Gautier ******************************************************************************/ 844353bb20SYann Gautier #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 854353bb20SYann Gautier #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 864353bb20SYann Gautier 874353bb20SYann Gautier /******************************************************************************* 884353bb20SYann Gautier * Declarations and constants to access the mailboxes safely. Each mailbox is 894353bb20SYann Gautier * aligned on the biggest cache line size in the platform. This is known only 904353bb20SYann Gautier * to the platform as it might have a combination of integrated and external 914353bb20SYann Gautier * caches. Such alignment ensures that two maiboxes do not sit on the same cache 924353bb20SYann Gautier * line at any cache level. They could belong to different cpus/clusters & 934353bb20SYann Gautier * get written while being protected by different locks causing corruption of 944353bb20SYann Gautier * a valid mailbox address. 954353bb20SYann Gautier ******************************************************************************/ 964353bb20SYann Gautier #define CACHE_WRITEBACK_SHIFT 6 974353bb20SYann Gautier #define CACHE_WRITEBACK_GRANULE (U(1) << CACHE_WRITEBACK_SHIFT) 984353bb20SYann Gautier 994353bb20SYann Gautier /* 1004353bb20SYann Gautier * Secure Interrupt: based on the standard ARM mapping 1014353bb20SYann Gautier */ 1024353bb20SYann Gautier #define ARM_IRQ_SEC_PHY_TIMER U(29) 1034353bb20SYann Gautier 1044353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_0 U(8) 1054353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_1 U(9) 1064353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_2 U(10) 1074353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_3 U(11) 1084353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_4 U(12) 1094353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_5 U(13) 1104353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_6 U(14) 1114353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_7 U(15) 1124353bb20SYann Gautier 1134353bb20SYann Gautier #define STM32MP1_IRQ_TZC400 U(36) 1144353bb20SYann Gautier #define STM32MP1_IRQ_TAMPSERRS U(229) 1154353bb20SYann Gautier #define STM32MP1_IRQ_AXIERRIRQ U(244) 1164353bb20SYann Gautier 1174353bb20SYann Gautier /* 1184353bb20SYann Gautier * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 1194353bb20SYann Gautier * terminology. On a GICv2 system or mode, the lists will be merged and treated 1204353bb20SYann Gautier * as Group 0 interrupts. 1214353bb20SYann Gautier */ 1224353bb20SYann Gautier #define PLATFORM_G1S_PROPS(grp) \ 1234353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, \ 1244353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1254353bb20SYann Gautier grp, GIC_INTR_CFG_LEVEL), \ 1264353bb20SYann Gautier INTR_PROP_DESC(STM32MP1_IRQ_TAMPSERRS, \ 1274353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1284353bb20SYann Gautier grp, GIC_INTR_CFG_LEVEL), \ 1294353bb20SYann Gautier INTR_PROP_DESC(STM32MP1_IRQ_AXIERRIRQ, \ 1304353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1314353bb20SYann Gautier grp, GIC_INTR_CFG_LEVEL), \ 1324353bb20SYann Gautier INTR_PROP_DESC(STM32MP1_IRQ_TZC400, \ 1334353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1344353bb20SYann Gautier grp, GIC_INTR_CFG_LEVEL), \ 1354353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, \ 1364353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1374353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1384353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, \ 1394353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1404353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1414353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, \ 1424353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1434353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1444353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, \ 1454353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1464353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1474353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, \ 1484353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1494353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1504353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, \ 1514353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1524353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE) 1534353bb20SYann Gautier 1544353bb20SYann Gautier #define PLATFORM_G0_PROPS(grp) \ 1554353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, \ 1564353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1574353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE), \ 1584353bb20SYann Gautier INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, \ 1594353bb20SYann Gautier GIC_HIGHEST_SEC_PRIORITY, \ 1604353bb20SYann Gautier grp, GIC_INTR_CFG_EDGE) 1614353bb20SYann Gautier 1624353bb20SYann Gautier /* 1634353bb20SYann Gautier * Power 1644353bb20SYann Gautier */ 1654353bb20SYann Gautier #define PLAT_MAX_PWR_LVL U(1) 1664353bb20SYann Gautier 1674353bb20SYann Gautier /* Local power state for power domains in Run state. */ 1684353bb20SYann Gautier #define ARM_LOCAL_STATE_RUN U(0) 1694353bb20SYann Gautier /* Local power state for retention. Valid only for CPU power domains */ 1704353bb20SYann Gautier #define ARM_LOCAL_STATE_RET U(1) 1714353bb20SYann Gautier /* Local power state for power-down. Valid for CPU and cluster power domains */ 1724353bb20SYann Gautier #define ARM_LOCAL_STATE_OFF U(2) 1734353bb20SYann Gautier /* 1744353bb20SYann Gautier * This macro defines the deepest retention state possible. 1754353bb20SYann Gautier * A higher state id will represent an invalid or a power down state. 1764353bb20SYann Gautier */ 1774353bb20SYann Gautier #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 1784353bb20SYann Gautier /* 1794353bb20SYann Gautier * This macro defines the deepest power down states possible. Any state ID 1804353bb20SYann Gautier * higher than this is invalid. 1814353bb20SYann Gautier */ 1824353bb20SYann Gautier #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 1834353bb20SYann Gautier 1844353bb20SYann Gautier /******************************************************************************* 1854353bb20SYann Gautier * Size of the per-cpu data in bytes that should be reserved in the generic 1864353bb20SYann Gautier * per-cpu data structure for the FVP port. 1874353bb20SYann Gautier ******************************************************************************/ 1884353bb20SYann Gautier #define PLAT_PCPU_DATA_SIZE 2 1894353bb20SYann Gautier 1904353bb20SYann Gautier #endif /* PLATFORM_DEF_H */ 191