xref: /rk3399_ARM-atf/plat/st/stm32mp1/include/platform_def.h (revision 06c3b100ea29336e34a3abde3f87e62c56d03b4c)
14353bb20SYann Gautier /*
262fbb315SYann Gautier  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #ifndef PLATFORM_DEF_H
84353bb20SYann Gautier #define PLATFORM_DEF_H
94353bb20SYann Gautier 
104353bb20SYann Gautier #include <arch.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1209d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1309d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h>
1409d40e0eSAntonio Nino Diaz 
154353bb20SYann Gautier #include "../stm32mp1_def.h"
164353bb20SYann Gautier 
174353bb20SYann Gautier /*******************************************************************************
184353bb20SYann Gautier  * Generic platform constants
194353bb20SYann Gautier  ******************************************************************************/
204353bb20SYann Gautier 
214353bb20SYann Gautier /* Size of cacheable stacks */
22964dfee1SYann Gautier #if defined(IMAGE_BL32)
23964dfee1SYann Gautier #define PLATFORM_STACK_SIZE		0x600
24964dfee1SYann Gautier #else
254353bb20SYann Gautier #define PLATFORM_STACK_SIZE		0xC00
26964dfee1SYann Gautier #endif
274353bb20SYann Gautier 
281989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
291989a19cSYann Gautier #define OPTEE_HEADER_IMAGE_NAME		"teeh"
30*06c3b100SYann Gautier #define OPTEE_CORE_IMAGE_NAME		"teex"
311989a19cSYann Gautier #define OPTEE_PAGED_IMAGE_NAME		"teed"
321989a19cSYann Gautier #define OPTEE_HEADER_BINARY_TYPE	U(0x20)
33*06c3b100SYann Gautier #define OPTEE_CORE_BINARY_TYPE		U(0x21)
341989a19cSYann Gautier #define OPTEE_PAGED_BINARY_TYPE		U(0x22)
351989a19cSYann Gautier #endif
361989a19cSYann Gautier 
374353bb20SYann Gautier /* SSBL = second stage boot loader */
384353bb20SYann Gautier #define BL33_IMAGE_NAME			"ssbl"
39aec7de41SYann Gautier #define BL33_BINARY_TYPE		U(0x0)
404353bb20SYann Gautier 
413f9c9784SYann Gautier #define STM32MP_PRIMARY_CPU		U(0x0)
423f9c9784SYann Gautier #define STM32MP_SECONDARY_CPU		U(0x1)
434353bb20SYann Gautier 
44f4f1d88dSDeepika Bhavnani #define PLATFORM_CLUSTER_COUNT		U(1)
454353bb20SYann Gautier #define PLATFORM_CLUSTER0_CORE_COUNT	U(2)
464353bb20SYann Gautier #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
474353bb20SYann Gautier #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT + \
484353bb20SYann Gautier 					 PLATFORM_CLUSTER0_CORE_COUNT)
494353bb20SYann Gautier #define PLATFORM_MAX_CPUS_PER_CLUSTER	2
504353bb20SYann Gautier 
5159a1cdf1SYann Gautier #define MAX_IO_DEVICES			U(4)
5259a1cdf1SYann Gautier #define MAX_IO_HANDLES			U(4)
5359a1cdf1SYann Gautier #define MAX_IO_BLOCK_DEVICES		U(1)
5412e21dfdSLionel Debieve #define MAX_IO_MTD_DEVICES		U(1)
554353bb20SYann Gautier 
564353bb20SYann Gautier /*******************************************************************************
574353bb20SYann Gautier  * BL2 specific defines.
584353bb20SYann Gautier  ******************************************************************************/
594353bb20SYann Gautier /*
604353bb20SYann Gautier  * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug
614353bb20SYann Gautier  * size plus a little space for growth.
624353bb20SYann Gautier  */
633f9c9784SYann Gautier #define BL2_BASE			STM32MP_BL2_BASE
643f9c9784SYann Gautier #define BL2_LIMIT			(STM32MP_BL2_BASE + \
653f9c9784SYann Gautier 					 STM32MP_BL2_SIZE)
664353bb20SYann Gautier 
674353bb20SYann Gautier /*******************************************************************************
684353bb20SYann Gautier  * BL32 specific defines.
694353bb20SYann Gautier  ******************************************************************************/
701989a19cSYann Gautier #ifndef AARCH32_SP_OPTEE
7162fbb315SYann Gautier #if ENABLE_PIE
7262fbb315SYann Gautier #define BL32_BASE			0
7362fbb315SYann Gautier #define BL32_LIMIT			STM32MP_BL32_SIZE
7462fbb315SYann Gautier #else
753f9c9784SYann Gautier #define BL32_BASE			STM32MP_BL32_BASE
763f9c9784SYann Gautier #define BL32_LIMIT			(STM32MP_BL32_BASE + \
773f9c9784SYann Gautier 					 STM32MP_BL32_SIZE)
781989a19cSYann Gautier #endif
7962fbb315SYann Gautier #endif
804353bb20SYann Gautier 
814353bb20SYann Gautier /*******************************************************************************
824353bb20SYann Gautier  * BL33 specific defines.
834353bb20SYann Gautier  ******************************************************************************/
843f9c9784SYann Gautier #define BL33_BASE			STM32MP_BL33_BASE
854353bb20SYann Gautier 
864353bb20SYann Gautier /*
874353bb20SYann Gautier  * Load address of BL33 for this platform port
884353bb20SYann Gautier  */
893f9c9784SYann Gautier #define PLAT_STM32MP_NS_IMAGE_OFFSET	BL33_BASE
904353bb20SYann Gautier 
914353bb20SYann Gautier /*******************************************************************************
924353bb20SYann Gautier  * DTB specific defines.
934353bb20SYann Gautier  ******************************************************************************/
943f9c9784SYann Gautier #define DTB_BASE			STM32MP_DTB_BASE
953f9c9784SYann Gautier #define DTB_LIMIT			(STM32MP_DTB_BASE + \
963f9c9784SYann Gautier 					 STM32MP_DTB_SIZE)
974353bb20SYann Gautier 
984353bb20SYann Gautier /*******************************************************************************
994353bb20SYann Gautier  * Platform specific page table and MMU setup constants
1004353bb20SYann Gautier  ******************************************************************************/
10159a1cdf1SYann Gautier #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 32)
10259a1cdf1SYann Gautier #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 32)
1034353bb20SYann Gautier 
1044353bb20SYann Gautier /*******************************************************************************
1054353bb20SYann Gautier  * Declarations and constants to access the mailboxes safely. Each mailbox is
1064353bb20SYann Gautier  * aligned on the biggest cache line size in the platform. This is known only
1074353bb20SYann Gautier  * to the platform as it might have a combination of integrated and external
1084353bb20SYann Gautier  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
1094353bb20SYann Gautier  * line at any cache level. They could belong to different cpus/clusters &
1104353bb20SYann Gautier  * get written while being protected by different locks causing corruption of
1114353bb20SYann Gautier  * a valid mailbox address.
1124353bb20SYann Gautier  ******************************************************************************/
1134353bb20SYann Gautier #define CACHE_WRITEBACK_SHIFT		6
1144353bb20SYann Gautier #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
1154353bb20SYann Gautier 
1164353bb20SYann Gautier /*
1174353bb20SYann Gautier  * Secure Interrupt: based on the standard ARM mapping
1184353bb20SYann Gautier  */
1194353bb20SYann Gautier #define ARM_IRQ_SEC_PHY_TIMER		U(29)
1204353bb20SYann Gautier 
1214353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_0		U(8)
1224353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_1		U(9)
1234353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_2		U(10)
1244353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_3		U(11)
1254353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_4		U(12)
1264353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_5		U(13)
1274353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_6		U(14)
1284353bb20SYann Gautier #define ARM_IRQ_SEC_SGI_7		U(15)
1294353bb20SYann Gautier 
1304353bb20SYann Gautier #define STM32MP1_IRQ_TZC400		U(36)
1314353bb20SYann Gautier #define STM32MP1_IRQ_TAMPSERRS		U(229)
1324353bb20SYann Gautier #define STM32MP1_IRQ_AXIERRIRQ		U(244)
1334353bb20SYann Gautier 
1344353bb20SYann Gautier /*
1354353bb20SYann Gautier  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
1364353bb20SYann Gautier  * terminology. On a GICv2 system or mode, the lists will be merged and treated
1374353bb20SYann Gautier  * as Group 0 interrupts.
1384353bb20SYann Gautier  */
1394353bb20SYann Gautier #define PLATFORM_G1S_PROPS(grp) \
1404353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER,		\
1414353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1424353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
1434353bb20SYann Gautier 	INTR_PROP_DESC(STM32MP1_IRQ_AXIERRIRQ,		\
1444353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1454353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
1464353bb20SYann Gautier 	INTR_PROP_DESC(STM32MP1_IRQ_TZC400,		\
1474353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1484353bb20SYann Gautier 		       grp, GIC_INTR_CFG_LEVEL),	\
1494353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1,		\
1504353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1514353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1524353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2,		\
1534353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1544353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1554353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3,		\
1564353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1574353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1584353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4,		\
1594353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1604353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1614353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5,		\
1624353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1634353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1644353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7,		\
1654353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1664353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE)
1674353bb20SYann Gautier 
1684353bb20SYann Gautier #define PLATFORM_G0_PROPS(grp) \
1694353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0,		\
1704353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1714353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE),		\
1724353bb20SYann Gautier 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6,		\
1734353bb20SYann Gautier 		       GIC_HIGHEST_SEC_PRIORITY,	\
1744353bb20SYann Gautier 		       grp, GIC_INTR_CFG_EDGE)
1754353bb20SYann Gautier 
1764353bb20SYann Gautier /*
1774353bb20SYann Gautier  * Power
1784353bb20SYann Gautier  */
1794353bb20SYann Gautier #define PLAT_MAX_PWR_LVL	U(1)
1804353bb20SYann Gautier 
1814353bb20SYann Gautier /* Local power state for power domains in Run state. */
1824353bb20SYann Gautier #define ARM_LOCAL_STATE_RUN	U(0)
1834353bb20SYann Gautier /* Local power state for retention. Valid only for CPU power domains */
1844353bb20SYann Gautier #define ARM_LOCAL_STATE_RET	U(1)
1854353bb20SYann Gautier /* Local power state for power-down. Valid for CPU and cluster power domains */
1864353bb20SYann Gautier #define ARM_LOCAL_STATE_OFF	U(2)
1874353bb20SYann Gautier /*
1884353bb20SYann Gautier  * This macro defines the deepest retention state possible.
1894353bb20SYann Gautier  * A higher state id will represent an invalid or a power down state.
1904353bb20SYann Gautier  */
1914353bb20SYann Gautier #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
1924353bb20SYann Gautier /*
1934353bb20SYann Gautier  * This macro defines the deepest power down states possible. Any state ID
1944353bb20SYann Gautier  * higher than this is invalid.
1954353bb20SYann Gautier  */
1964353bb20SYann Gautier #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
1974353bb20SYann Gautier 
1984353bb20SYann Gautier /*******************************************************************************
1994353bb20SYann Gautier  * Size of the per-cpu data in bytes that should be reserved in the generic
2004353bb20SYann Gautier  * per-cpu data structure for the FVP port.
2014353bb20SYann Gautier  ******************************************************************************/
2024353bb20SYann Gautier #define PLAT_PCPU_DATA_SIZE	2
2034353bb20SYann Gautier 
204fdaaaeb4SEtienne Carriere /*******************************************************************************
205fdaaaeb4SEtienne Carriere  * Number of parallel entry slots in SMT SCMI server entry context. For this
206fdaaaeb4SEtienne Carriere  * platform, SCMI server is reached through SMC only, hence the number of
207fdaaaeb4SEtienne Carriere  * entry slots.
208fdaaaeb4SEtienne Carriere  ******************************************************************************/
209fdaaaeb4SEtienne Carriere #define PLAT_SMT_ENTRY_COUNT		PLATFORM_CORE_COUNT
210fdaaaeb4SEtienne Carriere 
2114353bb20SYann Gautier #endif /* PLATFORM_DEF_H */
212