1 /* 2 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <assert.h> 8 #include <errno.h> 9 #include <string.h> 10 11 #include <platform_def.h> 12 13 #include <arch_helpers.h> 14 #include <common/bl_common.h> 15 #include <common/debug.h> 16 #include <common/desc_image_load.h> 17 #include <drivers/delay_timer.h> 18 #include <drivers/generic_delay_timer.h> 19 #include <drivers/mmc.h> 20 #include <drivers/st/bsec.h> 21 #include <drivers/st/stm32_console.h> 22 #include <drivers/st/stm32_iwdg.h> 23 #include <drivers/st/stm32mp_pmic.h> 24 #include <drivers/st/stm32mp_reset.h> 25 #include <drivers/st/stm32mp1_clk.h> 26 #include <drivers/st/stm32mp1_pwr.h> 27 #include <drivers/st/stm32mp1_ram.h> 28 #include <lib/fconf/fconf.h> 29 #include <lib/fconf/fconf_dyn_cfg_getter.h> 30 #include <lib/mmio.h> 31 #include <lib/optee_utils.h> 32 #include <lib/xlat_tables/xlat_tables_v2.h> 33 #include <plat/common/platform.h> 34 35 #include <stm32mp1_context.h> 36 #include <stm32mp1_dbgmcu.h> 37 38 #define RESET_TIMEOUT_US_1MS 1000U 39 40 static console_t console; 41 static struct stm32mp_auth_ops stm32mp1_auth_ops; 42 43 static void print_reset_reason(void) 44 { 45 uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 46 47 if (rstsr == 0U) { 48 WARN("Reset reason unknown\n"); 49 return; 50 } 51 52 INFO("Reset reason (0x%x):\n", rstsr); 53 54 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 55 if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 56 INFO("System exits from STANDBY\n"); 57 return; 58 } 59 60 if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 61 INFO("MPU exits from CSTANDBY\n"); 62 return; 63 } 64 } 65 66 if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 67 INFO(" Power-on Reset (rst_por)\n"); 68 return; 69 } 70 71 if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 72 INFO(" Brownout Reset (rst_bor)\n"); 73 return; 74 } 75 76 if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 77 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 78 INFO(" System reset generated by MCU (MCSYSRST)\n"); 79 } else { 80 INFO(" Local reset generated by MCU (MCSYSRST)\n"); 81 } 82 return; 83 } 84 85 if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 86 INFO(" System reset generated by MPU (MPSYSRST)\n"); 87 return; 88 } 89 90 if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 91 INFO(" Reset due to a clock failure on HSE\n"); 92 return; 93 } 94 95 if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 96 INFO(" IWDG1 Reset (rst_iwdg1)\n"); 97 return; 98 } 99 100 if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 101 INFO(" IWDG2 Reset (rst_iwdg2)\n"); 102 return; 103 } 104 105 if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 106 INFO(" MPU Processor 0 Reset\n"); 107 return; 108 } 109 110 if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 111 INFO(" MPU Processor 1 Reset\n"); 112 return; 113 } 114 115 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 116 INFO(" Pad Reset from NRST\n"); 117 return; 118 } 119 120 if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 121 INFO(" Reset due to a failure of VDD_CORE\n"); 122 return; 123 } 124 125 ERROR(" Unidentified reset reason\n"); 126 } 127 128 void bl2_el3_early_platform_setup(u_register_t arg0, 129 u_register_t arg1 __unused, 130 u_register_t arg2 __unused, 131 u_register_t arg3 __unused) 132 { 133 stm32mp_save_boot_ctx_address(arg0); 134 } 135 136 void bl2_platform_setup(void) 137 { 138 int ret; 139 140 if (dt_pmic_status() > 0) { 141 initialize_pmic(); 142 } 143 144 ret = stm32mp1_ddr_probe(); 145 if (ret < 0) { 146 ERROR("Invalid DDR init: error %d\n", ret); 147 panic(); 148 } 149 150 /* Map DDR for binary load, now with cacheable attribute */ 151 ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 152 STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 153 if (ret < 0) { 154 ERROR("DDR mapping: error %d\n", ret); 155 panic(); 156 } 157 158 #if STM32MP_USE_STM32IMAGE 159 #ifdef AARCH32_SP_OPTEE 160 INFO("BL2 runs OP-TEE setup\n"); 161 #else 162 INFO("BL2 runs SP_MIN setup\n"); 163 #endif 164 #endif /* STM32MP_USE_STM32IMAGE */ 165 } 166 167 void bl2_el3_plat_arch_setup(void) 168 { 169 int32_t result; 170 struct dt_node_info dt_uart_info; 171 const char *board_model; 172 boot_api_context_t *boot_context = 173 (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 174 uint32_t clk_rate; 175 uintptr_t pwr_base; 176 uintptr_t rcc_base; 177 178 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 179 BL_CODE_END - BL_CODE_BASE, 180 MT_CODE | MT_SECURE); 181 182 #if STM32MP_USE_STM32IMAGE 183 #ifdef AARCH32_SP_OPTEE 184 mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 185 STM32MP_OPTEE_SIZE, 186 MT_MEMORY | MT_RW | MT_SECURE); 187 #else 188 /* Prevent corruption of preloaded BL32 */ 189 mmap_add_region(BL32_BASE, BL32_BASE, 190 BL32_LIMIT - BL32_BASE, 191 MT_RO_DATA | MT_SECURE); 192 #endif 193 #endif /* STM32MP_USE_STM32IMAGE */ 194 195 /* Prevent corruption of preloaded Device Tree */ 196 mmap_add_region(DTB_BASE, DTB_BASE, 197 DTB_LIMIT - DTB_BASE, 198 MT_RO_DATA | MT_SECURE); 199 200 configure_mmu(); 201 202 if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 203 panic(); 204 } 205 206 pwr_base = stm32mp_pwr_base(); 207 rcc_base = stm32mp_rcc_base(); 208 209 /* 210 * Disable the backup domain write protection. 211 * The protection is enable at each reset by hardware 212 * and must be disabled by software. 213 */ 214 mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 215 216 while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 217 ; 218 } 219 220 if (bsec_probe() != 0) { 221 panic(); 222 } 223 224 /* Reset backup domain on cold boot cases */ 225 if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 226 mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 227 228 while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 229 0U) { 230 ; 231 } 232 233 mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 234 } 235 236 /* Disable MCKPROT */ 237 mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 238 239 generic_delay_timer_init(); 240 241 if (stm32mp1_clk_probe() < 0) { 242 panic(); 243 } 244 245 if (stm32mp1_clk_init() < 0) { 246 panic(); 247 } 248 249 stm32mp1_syscfg_init(); 250 251 #if STM32MP_USB_PROGRAMMER 252 /* Deconfigure all UART RX pins configured by ROM code */ 253 stm32mp1_deconfigure_uart_pins(); 254 #endif 255 256 result = dt_get_stdout_uart_info(&dt_uart_info); 257 258 if ((result <= 0) || 259 (dt_uart_info.status == 0U) || 260 (dt_uart_info.clock < 0) || 261 (dt_uart_info.reset < 0)) { 262 goto skip_console_init; 263 } 264 265 if (dt_set_stdout_pinctrl() != 0) { 266 goto skip_console_init; 267 } 268 269 stm32mp_clk_enable((unsigned long)dt_uart_info.clock); 270 271 if (stm32mp_reset_assert((uint32_t)dt_uart_info.reset, 272 RESET_TIMEOUT_US_1MS) != 0) { 273 panic(); 274 } 275 276 udelay(2); 277 278 if (stm32mp_reset_deassert((uint32_t)dt_uart_info.reset, 279 RESET_TIMEOUT_US_1MS) != 0) { 280 panic(); 281 } 282 283 mdelay(1); 284 285 clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock); 286 287 if (console_stm32_register(dt_uart_info.base, clk_rate, 288 STM32MP_UART_BAUDRATE, &console) == 0) { 289 panic(); 290 } 291 292 console_set_scope(&console, CONSOLE_FLAG_BOOT | 293 CONSOLE_FLAG_CRASH | CONSOLE_FLAG_TRANSLATE_CRLF); 294 295 stm32mp_print_cpuinfo(); 296 297 board_model = dt_get_board_model(); 298 if (board_model != NULL) { 299 NOTICE("Model: %s\n", board_model); 300 } 301 302 stm32mp_print_boardinfo(); 303 304 if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 305 NOTICE("Bootrom authentication %s\n", 306 (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 307 "failed" : "succeeded"); 308 } 309 310 skip_console_init: 311 if (stm32_iwdg_init() < 0) { 312 panic(); 313 } 314 315 stm32_iwdg_refresh(); 316 317 result = stm32mp1_dbgmcu_freeze_iwdg2(); 318 if (result != 0) { 319 INFO("IWDG2 freeze error : %i\n", result); 320 } 321 322 if (stm32_save_boot_interface(boot_context->boot_interface_selected, 323 boot_context->boot_interface_instance) != 324 0) { 325 ERROR("Cannot save boot interface\n"); 326 } 327 328 stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key; 329 stm32mp1_auth_ops.verify_signature = 330 boot_context->bootrom_ecdsa_verify_signature; 331 332 stm32mp_init_auth(&stm32mp1_auth_ops); 333 334 stm32mp1_arch_security_setup(); 335 336 print_reset_reason(); 337 338 #if !STM32MP_USE_STM32IMAGE 339 fconf_populate("TB_FW", STM32MP_DTB_BASE); 340 #endif /* !STM32MP_USE_STM32IMAGE */ 341 342 stm32mp_io_setup(); 343 } 344 345 /******************************************************************************* 346 * This function can be used by the platforms to update/use image 347 * information for given `image_id`. 348 ******************************************************************************/ 349 int bl2_plat_handle_post_image_load(unsigned int image_id) 350 { 351 int err = 0; 352 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 353 bl_mem_params_node_t *bl32_mem_params; 354 bl_mem_params_node_t *pager_mem_params __unused; 355 bl_mem_params_node_t *paged_mem_params __unused; 356 #if !STM32MP_USE_STM32IMAGE 357 const struct dyn_cfg_dtb_info_t *config_info; 358 bl_mem_params_node_t *tos_fw_mem_params; 359 unsigned int i; 360 unsigned long long ddr_top __unused; 361 const unsigned int image_ids[] = { 362 BL32_IMAGE_ID, 363 BL33_IMAGE_ID, 364 HW_CONFIG_ID, 365 TOS_FW_CONFIG_ID, 366 }; 367 #endif /* !STM32MP_USE_STM32IMAGE */ 368 369 assert(bl_mem_params != NULL); 370 371 switch (image_id) { 372 #if !STM32MP_USE_STM32IMAGE 373 case FW_CONFIG_ID: 374 /* Set global DTB info for fixed fw_config information */ 375 set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID); 376 fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 377 378 /* Iterate through all the fw config IDs */ 379 for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 380 bl_mem_params = get_bl_mem_params_node(image_ids[i]); 381 assert(bl_mem_params != NULL); 382 383 config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 384 if (config_info == NULL) { 385 continue; 386 } 387 388 bl_mem_params->image_info.image_base = config_info->config_addr; 389 bl_mem_params->image_info.image_max_size = config_info->config_max_size; 390 391 bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 392 393 switch (image_ids[i]) { 394 case BL32_IMAGE_ID: 395 bl_mem_params->ep_info.pc = config_info->config_addr; 396 397 /* In case of OPTEE, initialize address space with tos_fw addr */ 398 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 399 pager_mem_params->image_info.image_base = config_info->config_addr; 400 pager_mem_params->image_info.image_max_size = 401 config_info->config_max_size; 402 403 /* Init base and size for pager if exist */ 404 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 405 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 406 (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 407 STM32MP_DDR_SHMEM_SIZE); 408 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 409 break; 410 411 case BL33_IMAGE_ID: 412 bl_mem_params->ep_info.pc = config_info->config_addr; 413 break; 414 415 case HW_CONFIG_ID: 416 case TOS_FW_CONFIG_ID: 417 break; 418 419 default: 420 return -EINVAL; 421 } 422 } 423 break; 424 #endif /* !STM32MP_USE_STM32IMAGE */ 425 426 case BL32_IMAGE_ID: 427 if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 428 /* BL32 is OP-TEE header */ 429 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 430 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 431 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 432 assert((pager_mem_params != NULL) && (paged_mem_params != NULL)); 433 434 #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) 435 /* Set OP-TEE extra image load areas at run-time */ 436 pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 437 pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE; 438 439 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 440 dt_get_ddr_size() - 441 STM32MP_DDR_S_SIZE - 442 STM32MP_DDR_SHMEM_SIZE; 443 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 444 #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */ 445 446 err = parse_optee_header(&bl_mem_params->ep_info, 447 &pager_mem_params->image_info, 448 &paged_mem_params->image_info); 449 if (err) { 450 ERROR("OPTEE header parse error.\n"); 451 panic(); 452 } 453 454 /* Set optee boot info from parsed header data */ 455 bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base; 456 bl_mem_params->ep_info.args.arg1 = 0; /* Unused */ 457 bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */ 458 } else { 459 #if !STM32MP_USE_STM32IMAGE 460 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 461 tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 462 bl_mem_params->image_info.image_max_size += 463 tos_fw_mem_params->image_info.image_max_size; 464 #endif /* !STM32MP_USE_STM32IMAGE */ 465 bl_mem_params->ep_info.args.arg0 = 0; 466 } 467 break; 468 469 case BL33_IMAGE_ID: 470 bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 471 assert(bl32_mem_params != NULL); 472 bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 473 break; 474 475 default: 476 /* Do nothing in default case */ 477 break; 478 } 479 480 #if STM32MP_SDMMC || STM32MP_EMMC 481 /* 482 * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 483 * We take the worst case which is 2 MMC blocks. 484 */ 485 if ((image_id != FW_CONFIG_ID) && 486 ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 487 inv_dcache_range(bl_mem_params->image_info.image_base + 488 bl_mem_params->image_info.image_size, 489 2U * MMC_BLOCK_SIZE); 490 } 491 #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 492 493 return err; 494 } 495 496 void bl2_el3_plat_prepare_exit(void) 497 { 498 uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 499 500 switch (boot_itf) { 501 #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 502 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 503 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 504 /* Invalidate the downloaded buffer used with io_memmap */ 505 inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 506 break; 507 #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 508 default: 509 /* Do nothing in default case */ 510 break; 511 } 512 513 stm32mp1_security_setup(); 514 } 515