1 /* 2 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <assert.h> 8 #include <string.h> 9 10 #include <platform_def.h> 11 12 #include <arch_helpers.h> 13 #include <common/bl_common.h> 14 #include <common/debug.h> 15 #include <common/desc_image_load.h> 16 #include <drivers/delay_timer.h> 17 #include <drivers/generic_delay_timer.h> 18 #include <drivers/st/bsec.h> 19 #include <drivers/st/stm32_console.h> 20 #include <drivers/st/stm32_iwdg.h> 21 #include <drivers/st/stm32mp_pmic.h> 22 #include <drivers/st/stm32mp_reset.h> 23 #include <drivers/st/stm32mp1_clk.h> 24 #include <drivers/st/stm32mp1_pwr.h> 25 #include <drivers/st/stm32mp1_ram.h> 26 #include <lib/mmio.h> 27 #include <lib/optee_utils.h> 28 #include <lib/xlat_tables/xlat_tables_v2.h> 29 #include <plat/common/platform.h> 30 31 #include <stm32mp1_context.h> 32 #include <stm32mp1_dbgmcu.h> 33 34 #define RESET_TIMEOUT_US_1MS 1000U 35 36 static console_t console; 37 static struct stm32mp_auth_ops stm32mp1_auth_ops; 38 39 static void print_reset_reason(void) 40 { 41 uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 42 43 if (rstsr == 0U) { 44 WARN("Reset reason unknown\n"); 45 return; 46 } 47 48 INFO("Reset reason (0x%x):\n", rstsr); 49 50 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 51 if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 52 INFO("System exits from STANDBY\n"); 53 return; 54 } 55 56 if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 57 INFO("MPU exits from CSTANDBY\n"); 58 return; 59 } 60 } 61 62 if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 63 INFO(" Power-on Reset (rst_por)\n"); 64 return; 65 } 66 67 if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 68 INFO(" Brownout Reset (rst_bor)\n"); 69 return; 70 } 71 72 if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 73 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 74 INFO(" System reset generated by MCU (MCSYSRST)\n"); 75 } else { 76 INFO(" Local reset generated by MCU (MCSYSRST)\n"); 77 } 78 return; 79 } 80 81 if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 82 INFO(" System reset generated by MPU (MPSYSRST)\n"); 83 return; 84 } 85 86 if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 87 INFO(" Reset due to a clock failure on HSE\n"); 88 return; 89 } 90 91 if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 92 INFO(" IWDG1 Reset (rst_iwdg1)\n"); 93 return; 94 } 95 96 if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 97 INFO(" IWDG2 Reset (rst_iwdg2)\n"); 98 return; 99 } 100 101 if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 102 INFO(" MPU Processor 0 Reset\n"); 103 return; 104 } 105 106 if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 107 INFO(" MPU Processor 1 Reset\n"); 108 return; 109 } 110 111 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 112 INFO(" Pad Reset from NRST\n"); 113 return; 114 } 115 116 if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 117 INFO(" Reset due to a failure of VDD_CORE\n"); 118 return; 119 } 120 121 ERROR(" Unidentified reset reason\n"); 122 } 123 124 void bl2_el3_early_platform_setup(u_register_t arg0, 125 u_register_t arg1 __unused, 126 u_register_t arg2 __unused, 127 u_register_t arg3 __unused) 128 { 129 stm32mp_save_boot_ctx_address(arg0); 130 } 131 132 void bl2_platform_setup(void) 133 { 134 int ret; 135 136 if (dt_pmic_status() > 0) { 137 initialize_pmic(); 138 } 139 140 ret = stm32mp1_ddr_probe(); 141 if (ret < 0) { 142 ERROR("Invalid DDR init: error %d\n", ret); 143 panic(); 144 } 145 146 /* Map DDR for binary load, now with cacheable attribute */ 147 ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 148 STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 149 if (ret < 0) { 150 ERROR("DDR mapping: error %d\n", ret); 151 panic(); 152 } 153 154 #ifdef AARCH32_SP_OPTEE 155 INFO("BL2 runs OP-TEE setup\n"); 156 /* Initialize tzc400 after DDR initialization */ 157 stm32mp1_security_setup(); 158 #else 159 INFO("BL2 runs SP_MIN setup\n"); 160 #endif 161 } 162 163 void bl2_el3_plat_arch_setup(void) 164 { 165 int32_t result; 166 struct dt_node_info dt_uart_info; 167 const char *board_model; 168 boot_api_context_t *boot_context = 169 (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 170 uint32_t clk_rate; 171 uintptr_t pwr_base; 172 uintptr_t rcc_base; 173 174 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 175 BL_CODE_END - BL_CODE_BASE, 176 MT_CODE | MT_SECURE); 177 178 #ifdef AARCH32_SP_OPTEE 179 mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 180 STM32MP_OPTEE_SIZE, 181 MT_MEMORY | MT_RW | MT_SECURE); 182 #endif 183 /* Prevent corruption of preloaded Device Tree */ 184 mmap_add_region(DTB_BASE, DTB_BASE, 185 DTB_LIMIT - DTB_BASE, 186 MT_RO_DATA | MT_SECURE); 187 188 configure_mmu(); 189 190 if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 191 panic(); 192 } 193 194 pwr_base = stm32mp_pwr_base(); 195 rcc_base = stm32mp_rcc_base(); 196 197 /* 198 * Disable the backup domain write protection. 199 * The protection is enable at each reset by hardware 200 * and must be disabled by software. 201 */ 202 mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 203 204 while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 205 ; 206 } 207 208 if (bsec_probe() != 0) { 209 panic(); 210 } 211 212 /* Reset backup domain on cold boot cases */ 213 if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 214 mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 215 216 while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 217 0U) { 218 ; 219 } 220 221 mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 222 } 223 224 /* Disable MCKPROT */ 225 mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 226 227 generic_delay_timer_init(); 228 229 if (stm32mp1_clk_probe() < 0) { 230 panic(); 231 } 232 233 if (stm32mp1_clk_init() < 0) { 234 panic(); 235 } 236 237 stm32mp1_syscfg_init(); 238 239 result = dt_get_stdout_uart_info(&dt_uart_info); 240 241 if ((result <= 0) || 242 (dt_uart_info.status == 0U) || 243 (dt_uart_info.clock < 0) || 244 (dt_uart_info.reset < 0)) { 245 goto skip_console_init; 246 } 247 248 if (dt_set_stdout_pinctrl() != 0) { 249 goto skip_console_init; 250 } 251 252 stm32mp_clk_enable((unsigned long)dt_uart_info.clock); 253 254 if (stm32mp_reset_assert((uint32_t)dt_uart_info.reset, 255 RESET_TIMEOUT_US_1MS) != 0) { 256 panic(); 257 } 258 259 udelay(2); 260 261 if (stm32mp_reset_deassert((uint32_t)dt_uart_info.reset, 262 RESET_TIMEOUT_US_1MS) != 0) { 263 panic(); 264 } 265 266 mdelay(1); 267 268 clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock); 269 270 if (console_stm32_register(dt_uart_info.base, clk_rate, 271 STM32MP_UART_BAUDRATE, &console) == 0) { 272 panic(); 273 } 274 275 console_set_scope(&console, CONSOLE_FLAG_BOOT | 276 CONSOLE_FLAG_CRASH | CONSOLE_FLAG_TRANSLATE_CRLF); 277 278 stm32mp_print_cpuinfo(); 279 280 board_model = dt_get_board_model(); 281 if (board_model != NULL) { 282 NOTICE("Model: %s\n", board_model); 283 } 284 285 stm32mp_print_boardinfo(); 286 287 if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 288 NOTICE("Bootrom authentication %s\n", 289 (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 290 "failed" : "succeeded"); 291 } 292 293 skip_console_init: 294 if (stm32_iwdg_init() < 0) { 295 panic(); 296 } 297 298 stm32_iwdg_refresh(); 299 300 result = stm32mp1_dbgmcu_freeze_iwdg2(); 301 if (result != 0) { 302 INFO("IWDG2 freeze error : %i\n", result); 303 } 304 305 if (stm32_save_boot_interface(boot_context->boot_interface_selected, 306 boot_context->boot_interface_instance) != 307 0) { 308 ERROR("Cannot save boot interface\n"); 309 } 310 311 stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key; 312 stm32mp1_auth_ops.verify_signature = 313 boot_context->bootrom_ecdsa_verify_signature; 314 315 stm32mp_init_auth(&stm32mp1_auth_ops); 316 317 stm32mp1_arch_security_setup(); 318 319 print_reset_reason(); 320 321 stm32mp_io_setup(); 322 } 323 324 #if defined(AARCH32_SP_OPTEE) 325 /******************************************************************************* 326 * This function can be used by the platforms to update/use image 327 * information for given `image_id`. 328 ******************************************************************************/ 329 int bl2_plat_handle_post_image_load(unsigned int image_id) 330 { 331 int err = 0; 332 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 333 bl_mem_params_node_t *bl32_mem_params; 334 bl_mem_params_node_t *pager_mem_params; 335 bl_mem_params_node_t *paged_mem_params; 336 337 assert(bl_mem_params != NULL); 338 339 switch (image_id) { 340 case BL32_IMAGE_ID: 341 bl_mem_params->ep_info.pc = 342 bl_mem_params->image_info.image_base; 343 344 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 345 assert(pager_mem_params != NULL); 346 pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 347 pager_mem_params->image_info.image_max_size = 348 STM32MP_OPTEE_SIZE; 349 350 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 351 assert(paged_mem_params != NULL); 352 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 353 stm32mp_get_ddr_ns_size(); 354 paged_mem_params->image_info.image_max_size = 355 STM32MP_DDR_S_SIZE; 356 357 err = parse_optee_header(&bl_mem_params->ep_info, 358 &pager_mem_params->image_info, 359 &paged_mem_params->image_info); 360 if (err) { 361 ERROR("OPTEE header parse error.\n"); 362 panic(); 363 } 364 365 /* Set optee boot info from parsed header data */ 366 bl_mem_params->ep_info.pc = 367 pager_mem_params->image_info.image_base; 368 bl_mem_params->ep_info.args.arg0 = 369 paged_mem_params->image_info.image_base; 370 bl_mem_params->ep_info.args.arg1 = 0; /* Unused */ 371 bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */ 372 break; 373 374 case BL33_IMAGE_ID: 375 bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 376 assert(bl32_mem_params != NULL); 377 bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 378 break; 379 380 default: 381 /* Do nothing in default case */ 382 break; 383 } 384 385 return err; 386 } 387 #endif 388