14353bb20SYann Gautier /* 2*d06b3753SNicolas Le Bayon * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 829332bcdSYann Gautier #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1618b415beSYann Gautier #include <drivers/mmc.h> 17f33b2433SYann Gautier #include <drivers/st/bsec.h> 18967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h> 1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 20*d06b3753SNicolas Le Bayon #if STM32MP13 21*d06b3753SNicolas Le Bayon #include <drivers/st/stm32_mce.h> 22*d06b3753SNicolas Le Bayon #endif 2327423744SNicolas Le Bayon #include <drivers/st/stm32_rng.h> 24acf28c26SYann Gautier #include <drivers/st/stm32_uart.h> 2509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2609d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 28ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2929332bcdSYann Gautier #include <lib/fconf/fconf.h> 3029332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 3109d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 321989a19cSYann Gautier #include <lib/optee_utils.h> 3309d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 3409d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3509d40e0eSAntonio Nino Diaz 36ff7675ebSYann Gautier #include <platform_def.h> 37ba02add9SSughosh Ganu #include <stm32mp_common.h> 3873680c23SYann Gautier #include <stm32mp1_dbgmcu.h> 394353bb20SYann Gautier 40ac4b8b06SLionel Debieve #if DEBUG 41ac4b8b06SLionel Debieve static const char debug_msg[] = { 42ac4b8b06SLionel Debieve "***************************************************\n" 43ac4b8b06SLionel Debieve "** DEBUG ACCESS PORT IS OPEN! **\n" 44ac4b8b06SLionel Debieve "** This boot image is only for debugging purpose **\n" 45ac4b8b06SLionel Debieve "** and is unsafe for production use. **\n" 46ac4b8b06SLionel Debieve "** **\n" 47ac4b8b06SLionel Debieve "** If you see this message and you are not **\n" 48ac4b8b06SLionel Debieve "** debugging report this immediately to your **\n" 49ac4b8b06SLionel Debieve "** vendor! **\n" 50ac4b8b06SLionel Debieve "***************************************************\n" 51ac4b8b06SLionel Debieve }; 52ac4b8b06SLionel Debieve #endif 53ac4b8b06SLionel Debieve 5459a1cdf1SYann Gautier static void print_reset_reason(void) 5559a1cdf1SYann Gautier { 567ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 5759a1cdf1SYann Gautier 5859a1cdf1SYann Gautier if (rstsr == 0U) { 5959a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 6059a1cdf1SYann Gautier return; 6159a1cdf1SYann Gautier } 6259a1cdf1SYann Gautier 6359a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 6459a1cdf1SYann Gautier 6559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 6659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 6759a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 6859a1cdf1SYann Gautier return; 6959a1cdf1SYann Gautier } 7059a1cdf1SYann Gautier 7159a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 7259a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 7359a1cdf1SYann Gautier return; 7459a1cdf1SYann Gautier } 7559a1cdf1SYann Gautier } 7659a1cdf1SYann Gautier 7759a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 7859a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 7959a1cdf1SYann Gautier return; 8059a1cdf1SYann Gautier } 8159a1cdf1SYann Gautier 8259a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 8359a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 8459a1cdf1SYann Gautier return; 8559a1cdf1SYann Gautier } 8659a1cdf1SYann Gautier 87111a384cSYann Gautier #if STM32MP15 8859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 8959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 9059a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 9159a1cdf1SYann Gautier } else { 9259a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 9359a1cdf1SYann Gautier } 9459a1cdf1SYann Gautier return; 9559a1cdf1SYann Gautier } 96111a384cSYann Gautier #endif 9759a1cdf1SYann Gautier 9859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 9959a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 10059a1cdf1SYann Gautier return; 10159a1cdf1SYann Gautier } 10259a1cdf1SYann Gautier 10359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 10459a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 10559a1cdf1SYann Gautier return; 10659a1cdf1SYann Gautier } 10759a1cdf1SYann Gautier 10859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 10959a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 11059a1cdf1SYann Gautier return; 11159a1cdf1SYann Gautier } 11259a1cdf1SYann Gautier 11359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 11459a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 11559a1cdf1SYann Gautier return; 11659a1cdf1SYann Gautier } 11759a1cdf1SYann Gautier 11859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 11959a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 12059a1cdf1SYann Gautier return; 12159a1cdf1SYann Gautier } 12259a1cdf1SYann Gautier 123111a384cSYann Gautier #if STM32MP15 12459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 12559a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 12659a1cdf1SYann Gautier return; 12759a1cdf1SYann Gautier } 128111a384cSYann Gautier #endif 12959a1cdf1SYann Gautier 13059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 13159a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 13259a1cdf1SYann Gautier return; 13359a1cdf1SYann Gautier } 13459a1cdf1SYann Gautier 13559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 13659a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 13759a1cdf1SYann Gautier return; 13859a1cdf1SYann Gautier } 13959a1cdf1SYann Gautier 14059a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 14159a1cdf1SYann Gautier } 14259a1cdf1SYann Gautier 14359a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 14459a1cdf1SYann Gautier u_register_t arg1 __unused, 14559a1cdf1SYann Gautier u_register_t arg2 __unused, 14659a1cdf1SYann Gautier u_register_t arg3 __unused) 1474353bb20SYann Gautier { 1483f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1494353bb20SYann Gautier } 1504353bb20SYann Gautier 1514353bb20SYann Gautier void bl2_platform_setup(void) 1524353bb20SYann Gautier { 15310a511ceSYann Gautier int ret; 15410a511ceSYann Gautier 15510a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 15610a511ceSYann Gautier if (ret < 0) { 15710a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 15810a511ceSYann Gautier panic(); 15910a511ceSYann Gautier } 16010a511ceSYann Gautier 161c1ad41fbSYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 16284686ba3SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 163c1ad41fbSYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 164c1ad41fbSYann Gautier if (ret < 0) { 165c1ad41fbSYann Gautier ERROR("DDR mapping: error %d\n", ret); 166c1ad41fbSYann Gautier panic(); 167c1ad41fbSYann Gautier } 1684353bb20SYann Gautier } 1694353bb20SYann Gautier 170111a384cSYann Gautier #if STM32MP15 171f5a3688bSYann Gautier static void update_monotonic_counter(void) 172f5a3688bSYann Gautier { 173f5a3688bSYann Gautier uint32_t version; 174f5a3688bSYann Gautier uint32_t otp; 175f5a3688bSYann Gautier 176f5a3688bSYann Gautier CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE, 177f5a3688bSYann Gautier assert_stm32mp1_monotonic_counter_reach_max); 178f5a3688bSYann Gautier 179f5a3688bSYann Gautier /* Check if monotonic counter needs to be incremented */ 180f5a3688bSYann Gautier if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) { 181f5a3688bSYann Gautier panic(); 182f5a3688bSYann Gautier } 183f5a3688bSYann Gautier 184f5a3688bSYann Gautier if (stm32_get_otp_value_from_idx(otp, &version) != 0) { 185f5a3688bSYann Gautier panic(); 186f5a3688bSYann Gautier } 187f5a3688bSYann Gautier 188f5a3688bSYann Gautier if ((version + 1U) < BIT(STM32_TF_VERSION)) { 189f5a3688bSYann Gautier uint32_t result; 190f5a3688bSYann Gautier 191f5a3688bSYann Gautier /* Need to increment the monotonic counter. */ 192f5a3688bSYann Gautier version = BIT(STM32_TF_VERSION) - 1U; 193f5a3688bSYann Gautier 194f5a3688bSYann Gautier result = bsec_program_otp(version, otp); 195f5a3688bSYann Gautier if (result != BSEC_OK) { 196f5a3688bSYann Gautier ERROR("BSEC: MONOTONIC_OTP program Error %u\n", 197f5a3688bSYann Gautier result); 198f5a3688bSYann Gautier panic(); 199f5a3688bSYann Gautier } 200f5a3688bSYann Gautier INFO("Monotonic counter has been incremented (value 0x%x)\n", 201f5a3688bSYann Gautier version); 202f5a3688bSYann Gautier } 203f5a3688bSYann Gautier } 204111a384cSYann Gautier #endif 205f5a3688bSYann Gautier 2064353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 2074353bb20SYann Gautier { 208278c34dfSYann Gautier const char *board_model; 209e58a53fbSYann Gautier boot_api_context_t *boot_context = 2103f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 2117ae58c6bSYann Gautier uintptr_t pwr_base; 2127ae58c6bSYann Gautier uintptr_t rcc_base; 213e58a53fbSYann Gautier 214072d7532SNicolas Le Bayon if (bsec_probe() != 0U) { 215072d7532SNicolas Le Bayon panic(); 216072d7532SNicolas Le Bayon } 217072d7532SNicolas Le Bayon 21859a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 21959a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 22059a1cdf1SYann Gautier MT_CODE | MT_SECURE); 22159a1cdf1SYann Gautier 22259a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 22359a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 22459a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 2259c52e69fSYann Gautier MT_RO_DATA | MT_SECURE); 22659a1cdf1SYann Gautier 22759a1cdf1SYann Gautier configure_mmu(); 22859a1cdf1SYann Gautier 229c20b0606SYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 23059a1cdf1SYann Gautier panic(); 23159a1cdf1SYann Gautier } 23259a1cdf1SYann Gautier 2337ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 2347ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 2357ae58c6bSYann Gautier 2364353bb20SYann Gautier /* 2374353bb20SYann Gautier * Disable the backup domain write protection. 2384353bb20SYann Gautier * The protection is enable at each reset by hardware 2394353bb20SYann Gautier * and must be disabled by software. 2404353bb20SYann Gautier */ 2417ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2424353bb20SYann Gautier 2437ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2444353bb20SYann Gautier ; 2454353bb20SYann Gautier } 2464353bb20SYann Gautier 2474353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2487ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2497ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2504353bb20SYann Gautier 2517ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2524353bb20SYann Gautier 0U) { 2534353bb20SYann Gautier ; 2544353bb20SYann Gautier } 2554353bb20SYann Gautier 2567ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2574353bb20SYann Gautier } 2584353bb20SYann Gautier 2599a73a56cSYann Gautier /* 2609a73a56cSYann Gautier * Set minimum reset pulse duration to 31ms for discrete power 2619a73a56cSYann Gautier * supplied boards. 2629a73a56cSYann Gautier */ 2639a73a56cSYann Gautier if (dt_pmic_status() <= 0) { 2649a73a56cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_RDLSICR, 2659a73a56cSYann Gautier RCC_RDLSICR_MRD_MASK, 2669a73a56cSYann Gautier 31U << RCC_RDLSICR_MRD_SHIFT); 2679a73a56cSYann Gautier } 2689a73a56cSYann Gautier 2694353bb20SYann Gautier generic_delay_timer_init(); 2704353bb20SYann Gautier 271acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER 272acf28c26SYann Gautier /* Disable programmer UART before changing clock tree */ 273acf28c26SYann Gautier if (boot_context->boot_interface_selected == 274acf28c26SYann Gautier BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) { 275acf28c26SYann Gautier uintptr_t uart_prog_addr = 276acf28c26SYann Gautier get_uart_address(boot_context->boot_interface_instance); 277acf28c26SYann Gautier 278acf28c26SYann Gautier stm32_uart_stop(uart_prog_addr); 279acf28c26SYann Gautier } 280acf28c26SYann Gautier #endif 2817839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 2827839a050SYann Gautier panic(); 2837839a050SYann Gautier } 2847839a050SYann Gautier 2857839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 2867839a050SYann Gautier panic(); 2877839a050SYann Gautier } 2887839a050SYann Gautier 289d8da13e5SYann Gautier stm32_save_boot_info(boot_context); 2904dc77a35SYann Gautier 291111a384cSYann Gautier #if STM32MP_USB_PROGRAMMER && STM32MP15 292d7176f03SYann Gautier /* Deconfigure all UART RX pins configured by ROM code */ 293d7176f03SYann Gautier stm32mp1_deconfigure_uart_pins(); 294d7176f03SYann Gautier #endif 295d7176f03SYann Gautier 29686240942SYann Gautier if (stm32mp_uart_console_setup() != 0) { 297278c34dfSYann Gautier goto skip_console_init; 298278c34dfSYann Gautier } 299278c34dfSYann Gautier 300dec286ddSYann Gautier stm32mp_print_cpuinfo(); 301dec286ddSYann Gautier 302278c34dfSYann Gautier board_model = dt_get_board_model(); 303278c34dfSYann Gautier if (board_model != NULL) { 30459a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 305278c34dfSYann Gautier } 306278c34dfSYann Gautier 30710e7a9e9SYann Gautier stm32mp_print_boardinfo(); 30810e7a9e9SYann Gautier 3094bdb1a7aSLionel Debieve if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 3104bdb1a7aSLionel Debieve NOTICE("Bootrom authentication %s\n", 3114bdb1a7aSLionel Debieve (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 3124bdb1a7aSLionel Debieve "failed" : "succeeded"); 3134bdb1a7aSLionel Debieve } 3144bdb1a7aSLionel Debieve 315278c34dfSYann Gautier skip_console_init: 31654007c37SLionel Debieve #if !TRUSTED_BOARD_BOOT 3179cd784dbSYann Gautier if (stm32mp_check_closed_device() == STM32MP_CHIP_SEC_CLOSED) { 31854007c37SLionel Debieve /* Closed chip mandates authentication */ 31954007c37SLionel Debieve ERROR("Secure chip: TRUSTED_BOARD_BOOT must be enabled\n"); 32054007c37SLionel Debieve panic(); 32154007c37SLionel Debieve } 32254007c37SLionel Debieve #endif 32354007c37SLionel Debieve 324967a8e63SPascal Paillet if (fixed_regulator_register() != 0) { 325967a8e63SPascal Paillet panic(); 326967a8e63SPascal Paillet } 327967a8e63SPascal Paillet 3280c16e7d2SYann Gautier if (dt_pmic_status() > 0) { 3290c16e7d2SYann Gautier initialize_pmic(); 330ffd1b889SYann Gautier if (pmic_voltages_init() != 0) { 331ffd1b889SYann Gautier ERROR("PMIC voltages init failed\n"); 332ffd1b889SYann Gautier panic(); 333ffd1b889SYann Gautier } 334ae7792e0SNicolas Le Bayon print_pmic_info_and_debug(); 3350c16e7d2SYann Gautier } 3360c16e7d2SYann Gautier 3374b1826c8SMaxime Méré stm32mp_syscfg_init(); 3380c16e7d2SYann Gautier 33973680c23SYann Gautier if (stm32_iwdg_init() < 0) { 34073680c23SYann Gautier panic(); 34173680c23SYann Gautier } 34273680c23SYann Gautier 34373680c23SYann Gautier stm32_iwdg_refresh(); 34473680c23SYann Gautier 345ac4b8b06SLionel Debieve if (bsec_read_debug_conf() != 0U) { 3469cd784dbSYann Gautier if (stm32mp_check_closed_device() == STM32MP_CHIP_SEC_CLOSED) { 347ac4b8b06SLionel Debieve #if DEBUG 348ac4b8b06SLionel Debieve WARN("\n%s", debug_msg); 349ac4b8b06SLionel Debieve #else 350ac4b8b06SLionel Debieve ERROR("***Debug opened on closed chip***\n"); 351ac4b8b06SLionel Debieve #endif 352ac4b8b06SLionel Debieve } 353ac4b8b06SLionel Debieve } 354ac4b8b06SLionel Debieve 35527423744SNicolas Le Bayon #if STM32MP13 35627423744SNicolas Le Bayon if (stm32_rng_init() != 0) { 35727423744SNicolas Le Bayon panic(); 35827423744SNicolas Le Bayon } 35927423744SNicolas Le Bayon #endif 36027423744SNicolas Le Bayon 36110a511ceSYann Gautier stm32mp1_arch_security_setup(); 36210a511ceSYann Gautier 36359a1cdf1SYann Gautier print_reset_reason(); 36459a1cdf1SYann Gautier 365111a384cSYann Gautier #if STM32MP15 366d6bb94f3SRobin van der Gracht if (stm32mp_check_closed_device() == STM32MP_CHIP_SEC_CLOSED) { 367f5a3688bSYann Gautier update_monotonic_counter(); 368d6bb94f3SRobin van der Gracht } 369111a384cSYann Gautier #endif 370f5a3688bSYann Gautier 3714b1826c8SMaxime Méré stm32mp_syscfg_enable_io_compensation_finish(); 3721f4513cbSYann Gautier 373d5a84eeaSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 374d5a84eeaSYann Gautier 3753f9c9784SYann Gautier stm32mp_io_setup(); 3764353bb20SYann Gautier } 3771989a19cSYann Gautier 378*d06b3753SNicolas Le Bayon #if STM32MP13 379*d06b3753SNicolas Le Bayon static void prepare_encryption(void) 380*d06b3753SNicolas Le Bayon { 381*d06b3753SNicolas Le Bayon uint8_t mkey[MCE_KEY_SIZE_IN_BYTES]; 382*d06b3753SNicolas Le Bayon 383*d06b3753SNicolas Le Bayon stm32_mce_init(); 384*d06b3753SNicolas Le Bayon 385*d06b3753SNicolas Le Bayon /* Generate MCE master key from RNG */ 386*d06b3753SNicolas Le Bayon if (stm32_rng_read(mkey, MCE_KEY_SIZE_IN_BYTES) != 0) { 387*d06b3753SNicolas Le Bayon panic(); 388*d06b3753SNicolas Le Bayon } 389*d06b3753SNicolas Le Bayon 390*d06b3753SNicolas Le Bayon if (stm32_mce_write_master_key(mkey) != 0) { 391*d06b3753SNicolas Le Bayon panic(); 392*d06b3753SNicolas Le Bayon } 393*d06b3753SNicolas Le Bayon 394*d06b3753SNicolas Le Bayon stm32_mce_lock_master_key(); 395*d06b3753SNicolas Le Bayon } 396*d06b3753SNicolas Le Bayon #endif 397*d06b3753SNicolas Le Bayon 3981989a19cSYann Gautier /******************************************************************************* 3991989a19cSYann Gautier * This function can be used by the platforms to update/use image 4001989a19cSYann Gautier * information for given `image_id`. 4011989a19cSYann Gautier ******************************************************************************/ 4021989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 4031989a19cSYann Gautier { 4041989a19cSYann Gautier int err = 0; 4051989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 4061989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 4071d204ee4SYann Gautier bl_mem_params_node_t *pager_mem_params __unused; 4081d204ee4SYann Gautier bl_mem_params_node_t *paged_mem_params __unused; 40929332bcdSYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 41029332bcdSYann Gautier bl_mem_params_node_t *tos_fw_mem_params; 41129332bcdSYann Gautier unsigned int i; 412b7066086SYann Gautier unsigned int idx; 41329332bcdSYann Gautier unsigned long long ddr_top __unused; 41429332bcdSYann Gautier const unsigned int image_ids[] = { 41529332bcdSYann Gautier BL32_IMAGE_ID, 41629332bcdSYann Gautier BL33_IMAGE_ID, 41729332bcdSYann Gautier HW_CONFIG_ID, 41829332bcdSYann Gautier TOS_FW_CONFIG_ID, 41929332bcdSYann Gautier }; 4201989a19cSYann Gautier 4211989a19cSYann Gautier assert(bl_mem_params != NULL); 4221989a19cSYann Gautier 4231989a19cSYann Gautier switch (image_id) { 42429332bcdSYann Gautier case FW_CONFIG_ID: 425*d06b3753SNicolas Le Bayon #if STM32MP13 426*d06b3753SNicolas Le Bayon if ((stm32mp_check_closed_device() == STM32MP_CHIP_SEC_CLOSED) || 427*d06b3753SNicolas Le Bayon stm32mp_is_auth_supported()) { 428*d06b3753SNicolas Le Bayon prepare_encryption(); 429*d06b3753SNicolas Le Bayon } 430*d06b3753SNicolas Le Bayon #endif 43129332bcdSYann Gautier /* Set global DTB info for fixed fw_config information */ 43226850d71SManish V Badarkhe set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE, 43326850d71SManish V Badarkhe FW_CONFIG_ID); 43429332bcdSYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 43529332bcdSYann Gautier 436b7066086SYann Gautier idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID); 437b7066086SYann Gautier 43829332bcdSYann Gautier /* Iterate through all the fw config IDs */ 43929332bcdSYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 440b7066086SYann Gautier if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) { 441b7066086SYann Gautier continue; 442b7066086SYann Gautier } 443b7066086SYann Gautier 44429332bcdSYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 44529332bcdSYann Gautier assert(bl_mem_params != NULL); 44629332bcdSYann Gautier 44729332bcdSYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 44829332bcdSYann Gautier if (config_info == NULL) { 44929332bcdSYann Gautier continue; 45029332bcdSYann Gautier } 45129332bcdSYann Gautier 45229332bcdSYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 45329332bcdSYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 45429332bcdSYann Gautier 45529332bcdSYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 45629332bcdSYann Gautier 45729332bcdSYann Gautier switch (image_ids[i]) { 45829332bcdSYann Gautier case BL32_IMAGE_ID: 45929332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 46029332bcdSYann Gautier 46129332bcdSYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 46229332bcdSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 4632deff904SYann Gautier assert(pager_mem_params != NULL); 46429332bcdSYann Gautier pager_mem_params->image_info.image_base = config_info->config_addr; 46529332bcdSYann Gautier pager_mem_params->image_info.image_max_size = 46629332bcdSYann Gautier config_info->config_max_size; 46729332bcdSYann Gautier 46829332bcdSYann Gautier /* Init base and size for pager if exist */ 46929332bcdSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 470c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 47129332bcdSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 4728dd2a64aSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE); 473c4dbcb88SYann Gautier paged_mem_params->image_info.image_max_size = 474c4dbcb88SYann Gautier STM32MP_DDR_S_SIZE; 475c4dbcb88SYann Gautier } 47629332bcdSYann Gautier break; 47729332bcdSYann Gautier 47829332bcdSYann Gautier case BL33_IMAGE_ID: 47929332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 48029332bcdSYann Gautier break; 48129332bcdSYann Gautier 48229332bcdSYann Gautier case HW_CONFIG_ID: 48329332bcdSYann Gautier case TOS_FW_CONFIG_ID: 48429332bcdSYann Gautier break; 48529332bcdSYann Gautier 48629332bcdSYann Gautier default: 48729332bcdSYann Gautier return -EINVAL; 48829332bcdSYann Gautier } 48929332bcdSYann Gautier } 49029332bcdSYann Gautier break; 49129332bcdSYann Gautier 4921989a19cSYann Gautier case BL32_IMAGE_ID: 493b452e7a8SYann Gautier if ((bl_mem_params->image_info.image_base != 0UL) && 494b452e7a8SYann Gautier (optee_header_is_valid(bl_mem_params->image_info.image_base))) { 495c4dbcb88SYann Gautier image_info_t *paged_image_info = NULL; 496c4dbcb88SYann Gautier 49784090d2cSYann Gautier /* BL32 is OP-TEE header */ 49884090d2cSYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 4991989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 500c4dbcb88SYann Gautier assert(pager_mem_params != NULL); 501c4dbcb88SYann Gautier 5021989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 503c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 504c4dbcb88SYann Gautier paged_image_info = &paged_mem_params->image_info; 505c4dbcb88SYann Gautier } 50684090d2cSYann Gautier 5071989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 5081989a19cSYann Gautier &pager_mem_params->image_info, 509c4dbcb88SYann Gautier paged_image_info); 510c4dbcb88SYann Gautier if (err != 0) { 5111989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 5121989a19cSYann Gautier panic(); 5131989a19cSYann Gautier } 5141989a19cSYann Gautier 5151989a19cSYann Gautier /* Set optee boot info from parsed header data */ 516c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 517c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg0 = 518c4dbcb88SYann Gautier paged_mem_params->image_info.image_base; 519c4dbcb88SYann Gautier } else { 520c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg0 = 0U; 521c4dbcb88SYann Gautier } 522c4dbcb88SYann Gautier 523c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */ 524c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */ 5251d204ee4SYann Gautier } else { 5261d204ee4SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 52729332bcdSYann Gautier tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 5282deff904SYann Gautier assert(tos_fw_mem_params != NULL); 52929332bcdSYann Gautier bl_mem_params->image_info.image_max_size += 53029332bcdSYann Gautier tos_fw_mem_params->image_info.image_max_size; 5311d204ee4SYann Gautier bl_mem_params->ep_info.args.arg0 = 0; 53284090d2cSYann Gautier } 5331989a19cSYann Gautier break; 5341989a19cSYann Gautier 5351989a19cSYann Gautier case BL33_IMAGE_ID: 5361989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 5371989a19cSYann Gautier assert(bl32_mem_params != NULL); 5381989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 539981b9dcbSYann Gautier #if PSA_FWU_SUPPORT 540b91c7f5eSYann Gautier stm32_fwu_set_boot_idx(); 541981b9dcbSYann Gautier #endif /* PSA_FWU_SUPPORT */ 5421989a19cSYann Gautier break; 5431989a19cSYann Gautier 5441989a19cSYann Gautier default: 5451989a19cSYann Gautier /* Do nothing in default case */ 5461989a19cSYann Gautier break; 5471989a19cSYann Gautier } 5481989a19cSYann Gautier 54918b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 55018b415beSYann Gautier /* 55118b415beSYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 55218b415beSYann Gautier * We take the worst case which is 2 MMC blocks. 55318b415beSYann Gautier */ 55418b415beSYann Gautier if ((image_id != FW_CONFIG_ID) && 55518b415beSYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 55618b415beSYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 55718b415beSYann Gautier bl_mem_params->image_info.image_size, 55818b415beSYann Gautier 2U * MMC_BLOCK_SIZE); 55918b415beSYann Gautier } 56018b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 56118b415beSYann Gautier 5621989a19cSYann Gautier return err; 5631989a19cSYann Gautier } 56499080bd1SYann Gautier 56599080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void) 56699080bd1SYann Gautier { 567127ed000SYann Gautier #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 568fa92fef0SPatrick Delaunay uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 569fa92fef0SPatrick Delaunay 570127ed000SYann Gautier if ((boot_itf == BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) || 571127ed000SYann Gautier (boot_itf == BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB)) { 572fa92fef0SPatrick Delaunay /* Invalidate the downloaded buffer used with io_memmap */ 573fa92fef0SPatrick Delaunay inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 574fa92fef0SPatrick Delaunay } 575127ed000SYann Gautier #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 576fa92fef0SPatrick Delaunay 57799080bd1SYann Gautier stm32mp1_security_setup(); 57899080bd1SYann Gautier } 579