xref: /rk3399_ARM-atf/plat/st/stm32mp1/bl2_plat_setup.c (revision c768b2b22f4fb16cf8be8b4815a1984b29918c20)
14353bb20SYann Gautier /*
21f4513cbSYann Gautier  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #include <assert.h>
829332bcdSYann Gautier #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1618b415beSYann Gautier #include <drivers/mmc.h>
17f33b2433SYann Gautier #include <drivers/st/bsec.h>
18967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h>
1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
20acf28c26SYann Gautier #include <drivers/st/stm32_uart.h>
2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
24ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h>
2529332bcdSYann Gautier #include <lib/fconf/fconf.h>
2629332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
2709d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
281989a19cSYann Gautier #include <lib/optee_utils.h>
2909d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
3009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
3109d40e0eSAntonio Nino Diaz 
32ff7675ebSYann Gautier #include <platform_def.h>
33ba02add9SSughosh Ganu #include <stm32mp_common.h>
3473680c23SYann Gautier #include <stm32mp1_dbgmcu.h>
354353bb20SYann Gautier 
36ac4b8b06SLionel Debieve #if DEBUG
37ac4b8b06SLionel Debieve static const char debug_msg[] = {
38ac4b8b06SLionel Debieve 	"***************************************************\n"
39ac4b8b06SLionel Debieve 	"** DEBUG ACCESS PORT IS OPEN!                    **\n"
40ac4b8b06SLionel Debieve 	"** This boot image is only for debugging purpose **\n"
41ac4b8b06SLionel Debieve 	"** and is unsafe for production use.             **\n"
42ac4b8b06SLionel Debieve 	"**                                               **\n"
43ac4b8b06SLionel Debieve 	"** If you see this message and you are not       **\n"
44ac4b8b06SLionel Debieve 	"** debugging report this immediately to your     **\n"
45ac4b8b06SLionel Debieve 	"** vendor!                                       **\n"
46ac4b8b06SLionel Debieve 	"***************************************************\n"
47ac4b8b06SLionel Debieve };
48ac4b8b06SLionel Debieve #endif
49ac4b8b06SLionel Debieve 
504bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops;
51cce37d44SYann Gautier 
5259a1cdf1SYann Gautier static void print_reset_reason(void)
5359a1cdf1SYann Gautier {
547ae58c6bSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
5559a1cdf1SYann Gautier 
5659a1cdf1SYann Gautier 	if (rstsr == 0U) {
5759a1cdf1SYann Gautier 		WARN("Reset reason unknown\n");
5859a1cdf1SYann Gautier 		return;
5959a1cdf1SYann Gautier 	}
6059a1cdf1SYann Gautier 
6159a1cdf1SYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
6259a1cdf1SYann Gautier 
6359a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
6459a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
6559a1cdf1SYann Gautier 			INFO("System exits from STANDBY\n");
6659a1cdf1SYann Gautier 			return;
6759a1cdf1SYann Gautier 		}
6859a1cdf1SYann Gautier 
6959a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
7059a1cdf1SYann Gautier 			INFO("MPU exits from CSTANDBY\n");
7159a1cdf1SYann Gautier 			return;
7259a1cdf1SYann Gautier 		}
7359a1cdf1SYann Gautier 	}
7459a1cdf1SYann Gautier 
7559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
7659a1cdf1SYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
7759a1cdf1SYann Gautier 		return;
7859a1cdf1SYann Gautier 	}
7959a1cdf1SYann Gautier 
8059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
8159a1cdf1SYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
8259a1cdf1SYann Gautier 		return;
8359a1cdf1SYann Gautier 	}
8459a1cdf1SYann Gautier 
8559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
8659a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
8759a1cdf1SYann Gautier 			INFO("  System reset generated by MCU (MCSYSRST)\n");
8859a1cdf1SYann Gautier 		} else {
8959a1cdf1SYann Gautier 			INFO("  Local reset generated by MCU (MCSYSRST)\n");
9059a1cdf1SYann Gautier 		}
9159a1cdf1SYann Gautier 		return;
9259a1cdf1SYann Gautier 	}
9359a1cdf1SYann Gautier 
9459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
9559a1cdf1SYann Gautier 		INFO("  System reset generated by MPU (MPSYSRST)\n");
9659a1cdf1SYann Gautier 		return;
9759a1cdf1SYann Gautier 	}
9859a1cdf1SYann Gautier 
9959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
10059a1cdf1SYann Gautier 		INFO("  Reset due to a clock failure on HSE\n");
10159a1cdf1SYann Gautier 		return;
10259a1cdf1SYann Gautier 	}
10359a1cdf1SYann Gautier 
10459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
10559a1cdf1SYann Gautier 		INFO("  IWDG1 Reset (rst_iwdg1)\n");
10659a1cdf1SYann Gautier 		return;
10759a1cdf1SYann Gautier 	}
10859a1cdf1SYann Gautier 
10959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
11059a1cdf1SYann Gautier 		INFO("  IWDG2 Reset (rst_iwdg2)\n");
11159a1cdf1SYann Gautier 		return;
11259a1cdf1SYann Gautier 	}
11359a1cdf1SYann Gautier 
11459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
11559a1cdf1SYann Gautier 		INFO("  MPU Processor 0 Reset\n");
11659a1cdf1SYann Gautier 		return;
11759a1cdf1SYann Gautier 	}
11859a1cdf1SYann Gautier 
11959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
12059a1cdf1SYann Gautier 		INFO("  MPU Processor 1 Reset\n");
12159a1cdf1SYann Gautier 		return;
12259a1cdf1SYann Gautier 	}
12359a1cdf1SYann Gautier 
12459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
12559a1cdf1SYann Gautier 		INFO("  Pad Reset from NRST\n");
12659a1cdf1SYann Gautier 		return;
12759a1cdf1SYann Gautier 	}
12859a1cdf1SYann Gautier 
12959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
13059a1cdf1SYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
13159a1cdf1SYann Gautier 		return;
13259a1cdf1SYann Gautier 	}
13359a1cdf1SYann Gautier 
13459a1cdf1SYann Gautier 	ERROR("  Unidentified reset reason\n");
13559a1cdf1SYann Gautier }
13659a1cdf1SYann Gautier 
13759a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0,
13859a1cdf1SYann Gautier 				  u_register_t arg1 __unused,
13959a1cdf1SYann Gautier 				  u_register_t arg2 __unused,
14059a1cdf1SYann Gautier 				  u_register_t arg3 __unused)
1414353bb20SYann Gautier {
142*c768b2b2SYann Gautier 	stm32mp_setup_early_console();
143*c768b2b2SYann Gautier 
1443f9c9784SYann Gautier 	stm32mp_save_boot_ctx_address(arg0);
1454353bb20SYann Gautier }
1464353bb20SYann Gautier 
1474353bb20SYann Gautier void bl2_platform_setup(void)
1484353bb20SYann Gautier {
14910a511ceSYann Gautier 	int ret;
15010a511ceSYann Gautier 
15110a511ceSYann Gautier 	ret = stm32mp1_ddr_probe();
15210a511ceSYann Gautier 	if (ret < 0) {
15310a511ceSYann Gautier 		ERROR("Invalid DDR init: error %d\n", ret);
15410a511ceSYann Gautier 		panic();
15510a511ceSYann Gautier 	}
15610a511ceSYann Gautier 
157c1ad41fbSYann Gautier 	/* Map DDR for binary load, now with cacheable attribute */
15884686ba3SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
159c1ad41fbSYann Gautier 				      STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
160c1ad41fbSYann Gautier 	if (ret < 0) {
161c1ad41fbSYann Gautier 		ERROR("DDR mapping: error %d\n", ret);
162c1ad41fbSYann Gautier 		panic();
163c1ad41fbSYann Gautier 	}
16484686ba3SYann Gautier 
1651d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
1661989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1671989a19cSYann Gautier 	INFO("BL2 runs OP-TEE setup\n");
1681989a19cSYann Gautier #else
1694353bb20SYann Gautier 	INFO("BL2 runs SP_MIN setup\n");
1701989a19cSYann Gautier #endif
1711d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
1724353bb20SYann Gautier }
1734353bb20SYann Gautier 
174f5a3688bSYann Gautier static void update_monotonic_counter(void)
175f5a3688bSYann Gautier {
176f5a3688bSYann Gautier 	uint32_t version;
177f5a3688bSYann Gautier 	uint32_t otp;
178f5a3688bSYann Gautier 
179f5a3688bSYann Gautier 	CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE,
180f5a3688bSYann Gautier 		assert_stm32mp1_monotonic_counter_reach_max);
181f5a3688bSYann Gautier 
182f5a3688bSYann Gautier 	/* Check if monotonic counter needs to be incremented */
183f5a3688bSYann Gautier 	if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) {
184f5a3688bSYann Gautier 		panic();
185f5a3688bSYann Gautier 	}
186f5a3688bSYann Gautier 
187f5a3688bSYann Gautier 	if (stm32_get_otp_value_from_idx(otp, &version) != 0) {
188f5a3688bSYann Gautier 		panic();
189f5a3688bSYann Gautier 	}
190f5a3688bSYann Gautier 
191f5a3688bSYann Gautier 	if ((version + 1U) < BIT(STM32_TF_VERSION)) {
192f5a3688bSYann Gautier 		uint32_t result;
193f5a3688bSYann Gautier 
194f5a3688bSYann Gautier 		/* Need to increment the monotonic counter. */
195f5a3688bSYann Gautier 		version = BIT(STM32_TF_VERSION) - 1U;
196f5a3688bSYann Gautier 
197f5a3688bSYann Gautier 		result = bsec_program_otp(version, otp);
198f5a3688bSYann Gautier 		if (result != BSEC_OK) {
199f5a3688bSYann Gautier 			ERROR("BSEC: MONOTONIC_OTP program Error %u\n",
200f5a3688bSYann Gautier 			      result);
201f5a3688bSYann Gautier 			panic();
202f5a3688bSYann Gautier 		}
203f5a3688bSYann Gautier 		INFO("Monotonic counter has been incremented (value 0x%x)\n",
204f5a3688bSYann Gautier 		     version);
205f5a3688bSYann Gautier 	}
206f5a3688bSYann Gautier }
207f5a3688bSYann Gautier 
2084353bb20SYann Gautier void bl2_el3_plat_arch_setup(void)
2094353bb20SYann Gautier {
210278c34dfSYann Gautier 	const char *board_model;
211e58a53fbSYann Gautier 	boot_api_context_t *boot_context =
2123f9c9784SYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
2137ae58c6bSYann Gautier 	uintptr_t pwr_base;
2147ae58c6bSYann Gautier 	uintptr_t rcc_base;
215e58a53fbSYann Gautier 
216072d7532SNicolas Le Bayon 	if (bsec_probe() != 0U) {
217072d7532SNicolas Le Bayon 		panic();
218072d7532SNicolas Le Bayon 	}
219072d7532SNicolas Le Bayon 
22059a1cdf1SYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
22159a1cdf1SYann Gautier 			BL_CODE_END - BL_CODE_BASE,
22259a1cdf1SYann Gautier 			MT_CODE | MT_SECURE);
22359a1cdf1SYann Gautier 
2241d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
2251989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
2261989a19cSYann Gautier 	mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
2271989a19cSYann Gautier 			STM32MP_OPTEE_SIZE,
2281989a19cSYann Gautier 			MT_MEMORY | MT_RW | MT_SECURE);
22984090d2cSYann Gautier #else
23084090d2cSYann Gautier 	/* Prevent corruption of preloaded BL32 */
23184090d2cSYann Gautier 	mmap_add_region(BL32_BASE, BL32_BASE,
23284090d2cSYann Gautier 			BL32_LIMIT - BL32_BASE,
23384090d2cSYann Gautier 			MT_RO_DATA | MT_SECURE);
2341989a19cSYann Gautier #endif
2351d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
2361d204ee4SYann Gautier 
23759a1cdf1SYann Gautier 	/* Prevent corruption of preloaded Device Tree */
23859a1cdf1SYann Gautier 	mmap_add_region(DTB_BASE, DTB_BASE,
23959a1cdf1SYann Gautier 			DTB_LIMIT - DTB_BASE,
2409c52e69fSYann Gautier 			MT_RO_DATA | MT_SECURE);
24159a1cdf1SYann Gautier 
24259a1cdf1SYann Gautier 	configure_mmu();
24359a1cdf1SYann Gautier 
244c20b0606SYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
24559a1cdf1SYann Gautier 		panic();
24659a1cdf1SYann Gautier 	}
24759a1cdf1SYann Gautier 
2487ae58c6bSYann Gautier 	pwr_base = stm32mp_pwr_base();
2497ae58c6bSYann Gautier 	rcc_base = stm32mp_rcc_base();
2507ae58c6bSYann Gautier 
2514353bb20SYann Gautier 	/*
2524353bb20SYann Gautier 	 * Disable the backup domain write protection.
2534353bb20SYann Gautier 	 * The protection is enable at each reset by hardware
2544353bb20SYann Gautier 	 * and must be disabled by software.
2554353bb20SYann Gautier 	 */
2567ae58c6bSYann Gautier 	mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
2574353bb20SYann Gautier 
2587ae58c6bSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
2594353bb20SYann Gautier 		;
2604353bb20SYann Gautier 	}
2614353bb20SYann Gautier 
2624353bb20SYann Gautier 	/* Reset backup domain on cold boot cases */
2637ae58c6bSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
2647ae58c6bSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2654353bb20SYann Gautier 
2667ae58c6bSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
2674353bb20SYann Gautier 		       0U) {
2684353bb20SYann Gautier 			;
2694353bb20SYann Gautier 		}
2704353bb20SYann Gautier 
2717ae58c6bSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2724353bb20SYann Gautier 	}
2734353bb20SYann Gautier 
274b053a22eSYann Gautier 	/* Disable MCKPROT */
275b053a22eSYann Gautier 	mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
276b053a22eSYann Gautier 
2779a73a56cSYann Gautier 	/*
2789a73a56cSYann Gautier 	 * Set minimum reset pulse duration to 31ms for discrete power
2799a73a56cSYann Gautier 	 * supplied boards.
2809a73a56cSYann Gautier 	 */
2819a73a56cSYann Gautier 	if (dt_pmic_status() <= 0) {
2829a73a56cSYann Gautier 		mmio_clrsetbits_32(rcc_base + RCC_RDLSICR,
2839a73a56cSYann Gautier 				   RCC_RDLSICR_MRD_MASK,
2849a73a56cSYann Gautier 				   31U << RCC_RDLSICR_MRD_SHIFT);
2859a73a56cSYann Gautier 	}
2869a73a56cSYann Gautier 
2874353bb20SYann Gautier 	generic_delay_timer_init();
2884353bb20SYann Gautier 
289acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER
290acf28c26SYann Gautier 	/* Disable programmer UART before changing clock tree */
291acf28c26SYann Gautier 	if (boot_context->boot_interface_selected ==
292acf28c26SYann Gautier 	    BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) {
293acf28c26SYann Gautier 		uintptr_t uart_prog_addr =
294acf28c26SYann Gautier 			get_uart_address(boot_context->boot_interface_instance);
295acf28c26SYann Gautier 
296acf28c26SYann Gautier 		stm32_uart_stop(uart_prog_addr);
297acf28c26SYann Gautier 	}
298acf28c26SYann Gautier #endif
2997839a050SYann Gautier 	if (stm32mp1_clk_probe() < 0) {
3007839a050SYann Gautier 		panic();
3017839a050SYann Gautier 	}
3027839a050SYann Gautier 
3037839a050SYann Gautier 	if (stm32mp1_clk_init() < 0) {
3047839a050SYann Gautier 		panic();
3057839a050SYann Gautier 	}
3067839a050SYann Gautier 
3074dc77a35SYann Gautier 	stm32_save_boot_interface(boot_context->boot_interface_selected,
3084dc77a35SYann Gautier 				  boot_context->boot_interface_instance);
3094dc77a35SYann Gautier 
310d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER
311d7176f03SYann Gautier 	/* Deconfigure all UART RX pins configured by ROM code */
312d7176f03SYann Gautier 	stm32mp1_deconfigure_uart_pins();
313d7176f03SYann Gautier #endif
314d7176f03SYann Gautier 
31586240942SYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
316278c34dfSYann Gautier 		goto skip_console_init;
317278c34dfSYann Gautier 	}
318278c34dfSYann Gautier 
319dec286ddSYann Gautier 	stm32mp_print_cpuinfo();
320dec286ddSYann Gautier 
321278c34dfSYann Gautier 	board_model = dt_get_board_model();
322278c34dfSYann Gautier 	if (board_model != NULL) {
32359a1cdf1SYann Gautier 		NOTICE("Model: %s\n", board_model);
324278c34dfSYann Gautier 	}
325278c34dfSYann Gautier 
32610e7a9e9SYann Gautier 	stm32mp_print_boardinfo();
32710e7a9e9SYann Gautier 
3284bdb1a7aSLionel Debieve 	if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
3294bdb1a7aSLionel Debieve 		NOTICE("Bootrom authentication %s\n",
3304bdb1a7aSLionel Debieve 		       (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
3314bdb1a7aSLionel Debieve 		       "failed" : "succeeded");
3324bdb1a7aSLionel Debieve 	}
3334bdb1a7aSLionel Debieve 
334278c34dfSYann Gautier skip_console_init:
335967a8e63SPascal Paillet 	if (fixed_regulator_register() != 0) {
336967a8e63SPascal Paillet 		panic();
337967a8e63SPascal Paillet 	}
338967a8e63SPascal Paillet 
3390c16e7d2SYann Gautier 	if (dt_pmic_status() > 0) {
3400c16e7d2SYann Gautier 		initialize_pmic();
341ae7792e0SNicolas Le Bayon 		print_pmic_info_and_debug();
3420c16e7d2SYann Gautier 	}
3430c16e7d2SYann Gautier 
3440c16e7d2SYann Gautier 	stm32mp1_syscfg_init();
3450c16e7d2SYann Gautier 
34673680c23SYann Gautier 	if (stm32_iwdg_init() < 0) {
34773680c23SYann Gautier 		panic();
34873680c23SYann Gautier 	}
34973680c23SYann Gautier 
35073680c23SYann Gautier 	stm32_iwdg_refresh();
35173680c23SYann Gautier 
352ac4b8b06SLionel Debieve 	if (bsec_read_debug_conf() != 0U) {
353ac4b8b06SLionel Debieve 		if (stm32mp_is_closed_device()) {
354ac4b8b06SLionel Debieve #if DEBUG
355ac4b8b06SLionel Debieve 			WARN("\n%s", debug_msg);
356ac4b8b06SLionel Debieve #else
357ac4b8b06SLionel Debieve 			ERROR("***Debug opened on closed chip***\n");
358ac4b8b06SLionel Debieve #endif
359ac4b8b06SLionel Debieve 		}
360ac4b8b06SLionel Debieve 	}
361ac4b8b06SLionel Debieve 
36249abdfd8SLionel Debieve 	if (stm32mp_is_auth_supported()) {
36349abdfd8SLionel Debieve 		stm32mp1_auth_ops.check_key =
36449abdfd8SLionel Debieve 			boot_context->bootrom_ecdsa_check_key;
3654bdb1a7aSLionel Debieve 		stm32mp1_auth_ops.verify_signature =
3664bdb1a7aSLionel Debieve 			boot_context->bootrom_ecdsa_verify_signature;
3674bdb1a7aSLionel Debieve 
3684bdb1a7aSLionel Debieve 		stm32mp_init_auth(&stm32mp1_auth_ops);
36949abdfd8SLionel Debieve 	}
3704bdb1a7aSLionel Debieve 
37110a511ceSYann Gautier 	stm32mp1_arch_security_setup();
37210a511ceSYann Gautier 
37359a1cdf1SYann Gautier 	print_reset_reason();
37459a1cdf1SYann Gautier 
375f5a3688bSYann Gautier 	update_monotonic_counter();
376f5a3688bSYann Gautier 
3771f4513cbSYann Gautier 	stm32mp1_syscfg_enable_io_compensation_finish();
3781f4513cbSYann Gautier 
379d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE
380d5a84eeaSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
381d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
382d5a84eeaSYann Gautier 
3833f9c9784SYann Gautier 	stm32mp_io_setup();
3844353bb20SYann Gautier }
3851989a19cSYann Gautier 
3861989a19cSYann Gautier /*******************************************************************************
3871989a19cSYann Gautier  * This function can be used by the platforms to update/use image
3881989a19cSYann Gautier  * information for given `image_id`.
3891989a19cSYann Gautier  ******************************************************************************/
3901989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
3911989a19cSYann Gautier {
3921989a19cSYann Gautier 	int err = 0;
3931989a19cSYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
3941989a19cSYann Gautier 	bl_mem_params_node_t *bl32_mem_params;
3951d204ee4SYann Gautier 	bl_mem_params_node_t *pager_mem_params __unused;
3961d204ee4SYann Gautier 	bl_mem_params_node_t *paged_mem_params __unused;
39729332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE
39829332bcdSYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
39929332bcdSYann Gautier 	bl_mem_params_node_t *tos_fw_mem_params;
40029332bcdSYann Gautier 	unsigned int i;
401b7066086SYann Gautier 	unsigned int idx;
40229332bcdSYann Gautier 	unsigned long long ddr_top __unused;
40329332bcdSYann Gautier 	const unsigned int image_ids[] = {
40429332bcdSYann Gautier 		BL32_IMAGE_ID,
40529332bcdSYann Gautier 		BL33_IMAGE_ID,
40629332bcdSYann Gautier 		HW_CONFIG_ID,
40729332bcdSYann Gautier 		TOS_FW_CONFIG_ID,
40829332bcdSYann Gautier 	};
40929332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
4101989a19cSYann Gautier 
4111989a19cSYann Gautier 	assert(bl_mem_params != NULL);
4121989a19cSYann Gautier 
4131989a19cSYann Gautier 	switch (image_id) {
41429332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE
41529332bcdSYann Gautier 	case FW_CONFIG_ID:
41629332bcdSYann Gautier 		/* Set global DTB info for fixed fw_config information */
41729332bcdSYann Gautier 		set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID);
41829332bcdSYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
41929332bcdSYann Gautier 
420b7066086SYann Gautier 		idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID);
421b7066086SYann Gautier 
42229332bcdSYann Gautier 		/* Iterate through all the fw config IDs */
42329332bcdSYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
424b7066086SYann Gautier 			if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) {
425b7066086SYann Gautier 				continue;
426b7066086SYann Gautier 			}
427b7066086SYann Gautier 
42829332bcdSYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
42929332bcdSYann Gautier 			assert(bl_mem_params != NULL);
43029332bcdSYann Gautier 
43129332bcdSYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
43229332bcdSYann Gautier 			if (config_info == NULL) {
43329332bcdSYann Gautier 				continue;
43429332bcdSYann Gautier 			}
43529332bcdSYann Gautier 
43629332bcdSYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
43729332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
43829332bcdSYann Gautier 
43929332bcdSYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
44029332bcdSYann Gautier 
44129332bcdSYann Gautier 			switch (image_ids[i]) {
44229332bcdSYann Gautier 			case BL32_IMAGE_ID:
44329332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
44429332bcdSYann Gautier 
44529332bcdSYann Gautier 				/* In case of OPTEE, initialize address space with tos_fw addr */
44629332bcdSYann Gautier 				pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
44729332bcdSYann Gautier 				pager_mem_params->image_info.image_base = config_info->config_addr;
44829332bcdSYann Gautier 				pager_mem_params->image_info.image_max_size =
44929332bcdSYann Gautier 					config_info->config_max_size;
45029332bcdSYann Gautier 
45129332bcdSYann Gautier 				/* Init base and size for pager if exist */
45229332bcdSYann Gautier 				paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
45329332bcdSYann Gautier 				paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
45429332bcdSYann Gautier 					(dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
45529332bcdSYann Gautier 					 STM32MP_DDR_SHMEM_SIZE);
45629332bcdSYann Gautier 				paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
45729332bcdSYann Gautier 				break;
45829332bcdSYann Gautier 
45929332bcdSYann Gautier 			case BL33_IMAGE_ID:
46029332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
46129332bcdSYann Gautier 				break;
46229332bcdSYann Gautier 
46329332bcdSYann Gautier 			case HW_CONFIG_ID:
46429332bcdSYann Gautier 			case TOS_FW_CONFIG_ID:
46529332bcdSYann Gautier 				break;
46629332bcdSYann Gautier 
46729332bcdSYann Gautier 			default:
46829332bcdSYann Gautier 				return -EINVAL;
46929332bcdSYann Gautier 			}
47029332bcdSYann Gautier 		}
47129332bcdSYann Gautier 		break;
47229332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
47329332bcdSYann Gautier 
4741989a19cSYann Gautier 	case BL32_IMAGE_ID:
47584090d2cSYann Gautier 		if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
47684090d2cSYann Gautier 			/* BL32 is OP-TEE header */
47784090d2cSYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
4781989a19cSYann Gautier 			pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
4791989a19cSYann Gautier 			paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
48084090d2cSYann Gautier 			assert((pager_mem_params != NULL) && (paged_mem_params != NULL));
48184090d2cSYann Gautier 
4821d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
48384090d2cSYann Gautier 			/* Set OP-TEE extra image load areas at run-time */
48484090d2cSYann Gautier 			pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
48584090d2cSYann Gautier 			pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
48684090d2cSYann Gautier 
4871989a19cSYann Gautier 			paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
48884090d2cSYann Gautier 								  dt_get_ddr_size() -
48984090d2cSYann Gautier 								  STM32MP_DDR_S_SIZE -
49084090d2cSYann Gautier 								  STM32MP_DDR_SHMEM_SIZE;
49184090d2cSYann Gautier 			paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
4921d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
4931989a19cSYann Gautier 
4941989a19cSYann Gautier 			err = parse_optee_header(&bl_mem_params->ep_info,
4951989a19cSYann Gautier 						 &pager_mem_params->image_info,
4961989a19cSYann Gautier 						 &paged_mem_params->image_info);
4971989a19cSYann Gautier 			if (err) {
4981989a19cSYann Gautier 				ERROR("OPTEE header parse error.\n");
4991989a19cSYann Gautier 				panic();
5001989a19cSYann Gautier 			}
5011989a19cSYann Gautier 
5021989a19cSYann Gautier 			/* Set optee boot info from parsed header data */
50384090d2cSYann Gautier 			bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base;
5041989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
5051989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
5061d204ee4SYann Gautier 		} else {
5071d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE
5081d204ee4SYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
50929332bcdSYann Gautier 			tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
51029332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size +=
51129332bcdSYann Gautier 				tos_fw_mem_params->image_info.image_max_size;
5121d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
5131d204ee4SYann Gautier 			bl_mem_params->ep_info.args.arg0 = 0;
51484090d2cSYann Gautier 		}
5151989a19cSYann Gautier 		break;
5161989a19cSYann Gautier 
5171989a19cSYann Gautier 	case BL33_IMAGE_ID:
5181989a19cSYann Gautier 		bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
5191989a19cSYann Gautier 		assert(bl32_mem_params != NULL);
5201989a19cSYann Gautier 		bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
521ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT
522ba02add9SSughosh Ganu 		stm32mp1_fwu_set_boot_idx();
523ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */
5241989a19cSYann Gautier 		break;
5251989a19cSYann Gautier 
5261989a19cSYann Gautier 	default:
5271989a19cSYann Gautier 		/* Do nothing in default case */
5281989a19cSYann Gautier 		break;
5291989a19cSYann Gautier 	}
5301989a19cSYann Gautier 
53118b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
53218b415beSYann Gautier 	/*
53318b415beSYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
53418b415beSYann Gautier 	 * We take the worst case which is 2 MMC blocks.
53518b415beSYann Gautier 	 */
53618b415beSYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
53718b415beSYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
53818b415beSYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
53918b415beSYann Gautier 				 bl_mem_params->image_info.image_size,
54018b415beSYann Gautier 				 2U * MMC_BLOCK_SIZE);
54118b415beSYann Gautier 	}
54218b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
54318b415beSYann Gautier 
5441989a19cSYann Gautier 	return err;
5451989a19cSYann Gautier }
54699080bd1SYann Gautier 
54799080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void)
54899080bd1SYann Gautier {
549fa92fef0SPatrick Delaunay 	uint16_t boot_itf = stm32mp_get_boot_itf_selected();
550fa92fef0SPatrick Delaunay 
551fa92fef0SPatrick Delaunay 	switch (boot_itf) {
5529083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
5539083fa11SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
554fa92fef0SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
555fa92fef0SPatrick Delaunay 		/* Invalidate the downloaded buffer used with io_memmap */
556fa92fef0SPatrick Delaunay 		inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
557fa92fef0SPatrick Delaunay 		break;
5589083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
559fa92fef0SPatrick Delaunay 	default:
560fa92fef0SPatrick Delaunay 		/* Do nothing in default case */
561fa92fef0SPatrick Delaunay 		break;
562fa92fef0SPatrick Delaunay 	}
563fa92fef0SPatrick Delaunay 
56499080bd1SYann Gautier 	stm32mp1_security_setup();
56599080bd1SYann Gautier }
566