xref: /rk3399_ARM-atf/plat/st/stm32mp1/bl2_plat_setup.c (revision 981b9dcb878c868983388cd86c133f663eab1af4)
14353bb20SYann Gautier /*
21f4513cbSYann Gautier  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #include <assert.h>
829332bcdSYann Gautier #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1618b415beSYann Gautier #include <drivers/mmc.h>
17f33b2433SYann Gautier #include <drivers/st/bsec.h>
18967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h>
1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
2027423744SNicolas Le Bayon #include <drivers/st/stm32_rng.h>
21acf28c26SYann Gautier #include <drivers/st/stm32_uart.h>
2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
25ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h>
2629332bcdSYann Gautier #include <lib/fconf/fconf.h>
2729332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
2809d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
291989a19cSYann Gautier #include <lib/optee_utils.h>
3009d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
3109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
3209d40e0eSAntonio Nino Diaz 
33ff7675ebSYann Gautier #include <platform_def.h>
34ba02add9SSughosh Ganu #include <stm32mp_common.h>
3573680c23SYann Gautier #include <stm32mp1_dbgmcu.h>
364353bb20SYann Gautier 
37ac4b8b06SLionel Debieve #if DEBUG
38ac4b8b06SLionel Debieve static const char debug_msg[] = {
39ac4b8b06SLionel Debieve 	"***************************************************\n"
40ac4b8b06SLionel Debieve 	"** DEBUG ACCESS PORT IS OPEN!                    **\n"
41ac4b8b06SLionel Debieve 	"** This boot image is only for debugging purpose **\n"
42ac4b8b06SLionel Debieve 	"** and is unsafe for production use.             **\n"
43ac4b8b06SLionel Debieve 	"**                                               **\n"
44ac4b8b06SLionel Debieve 	"** If you see this message and you are not       **\n"
45ac4b8b06SLionel Debieve 	"** debugging report this immediately to your     **\n"
46ac4b8b06SLionel Debieve 	"** vendor!                                       **\n"
47ac4b8b06SLionel Debieve 	"***************************************************\n"
48ac4b8b06SLionel Debieve };
49ac4b8b06SLionel Debieve #endif
50ac4b8b06SLionel Debieve 
5159a1cdf1SYann Gautier static void print_reset_reason(void)
5259a1cdf1SYann Gautier {
537ae58c6bSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
5459a1cdf1SYann Gautier 
5559a1cdf1SYann Gautier 	if (rstsr == 0U) {
5659a1cdf1SYann Gautier 		WARN("Reset reason unknown\n");
5759a1cdf1SYann Gautier 		return;
5859a1cdf1SYann Gautier 	}
5959a1cdf1SYann Gautier 
6059a1cdf1SYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
6159a1cdf1SYann Gautier 
6259a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
6359a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
6459a1cdf1SYann Gautier 			INFO("System exits from STANDBY\n");
6559a1cdf1SYann Gautier 			return;
6659a1cdf1SYann Gautier 		}
6759a1cdf1SYann Gautier 
6859a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
6959a1cdf1SYann Gautier 			INFO("MPU exits from CSTANDBY\n");
7059a1cdf1SYann Gautier 			return;
7159a1cdf1SYann Gautier 		}
7259a1cdf1SYann Gautier 	}
7359a1cdf1SYann Gautier 
7459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
7559a1cdf1SYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
7659a1cdf1SYann Gautier 		return;
7759a1cdf1SYann Gautier 	}
7859a1cdf1SYann Gautier 
7959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
8059a1cdf1SYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
8159a1cdf1SYann Gautier 		return;
8259a1cdf1SYann Gautier 	}
8359a1cdf1SYann Gautier 
84111a384cSYann Gautier #if STM32MP15
8559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
8659a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
8759a1cdf1SYann Gautier 			INFO("  System reset generated by MCU (MCSYSRST)\n");
8859a1cdf1SYann Gautier 		} else {
8959a1cdf1SYann Gautier 			INFO("  Local reset generated by MCU (MCSYSRST)\n");
9059a1cdf1SYann Gautier 		}
9159a1cdf1SYann Gautier 		return;
9259a1cdf1SYann Gautier 	}
93111a384cSYann Gautier #endif
9459a1cdf1SYann Gautier 
9559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
9659a1cdf1SYann Gautier 		INFO("  System reset generated by MPU (MPSYSRST)\n");
9759a1cdf1SYann Gautier 		return;
9859a1cdf1SYann Gautier 	}
9959a1cdf1SYann Gautier 
10059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
10159a1cdf1SYann Gautier 		INFO("  Reset due to a clock failure on HSE\n");
10259a1cdf1SYann Gautier 		return;
10359a1cdf1SYann Gautier 	}
10459a1cdf1SYann Gautier 
10559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
10659a1cdf1SYann Gautier 		INFO("  IWDG1 Reset (rst_iwdg1)\n");
10759a1cdf1SYann Gautier 		return;
10859a1cdf1SYann Gautier 	}
10959a1cdf1SYann Gautier 
11059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
11159a1cdf1SYann Gautier 		INFO("  IWDG2 Reset (rst_iwdg2)\n");
11259a1cdf1SYann Gautier 		return;
11359a1cdf1SYann Gautier 	}
11459a1cdf1SYann Gautier 
11559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
11659a1cdf1SYann Gautier 		INFO("  MPU Processor 0 Reset\n");
11759a1cdf1SYann Gautier 		return;
11859a1cdf1SYann Gautier 	}
11959a1cdf1SYann Gautier 
120111a384cSYann Gautier #if STM32MP15
12159a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
12259a1cdf1SYann Gautier 		INFO("  MPU Processor 1 Reset\n");
12359a1cdf1SYann Gautier 		return;
12459a1cdf1SYann Gautier 	}
125111a384cSYann Gautier #endif
12659a1cdf1SYann Gautier 
12759a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
12859a1cdf1SYann Gautier 		INFO("  Pad Reset from NRST\n");
12959a1cdf1SYann Gautier 		return;
13059a1cdf1SYann Gautier 	}
13159a1cdf1SYann Gautier 
13259a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
13359a1cdf1SYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
13459a1cdf1SYann Gautier 		return;
13559a1cdf1SYann Gautier 	}
13659a1cdf1SYann Gautier 
13759a1cdf1SYann Gautier 	ERROR("  Unidentified reset reason\n");
13859a1cdf1SYann Gautier }
13959a1cdf1SYann Gautier 
14059a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0,
14159a1cdf1SYann Gautier 				  u_register_t arg1 __unused,
14259a1cdf1SYann Gautier 				  u_register_t arg2 __unused,
14359a1cdf1SYann Gautier 				  u_register_t arg3 __unused)
1444353bb20SYann Gautier {
145c768b2b2SYann Gautier 	stm32mp_setup_early_console();
146c768b2b2SYann Gautier 
1473f9c9784SYann Gautier 	stm32mp_save_boot_ctx_address(arg0);
1484353bb20SYann Gautier }
1494353bb20SYann Gautier 
1504353bb20SYann Gautier void bl2_platform_setup(void)
1514353bb20SYann Gautier {
15210a511ceSYann Gautier 	int ret;
15310a511ceSYann Gautier 
15410a511ceSYann Gautier 	ret = stm32mp1_ddr_probe();
15510a511ceSYann Gautier 	if (ret < 0) {
15610a511ceSYann Gautier 		ERROR("Invalid DDR init: error %d\n", ret);
15710a511ceSYann Gautier 		panic();
15810a511ceSYann Gautier 	}
15910a511ceSYann Gautier 
160c1ad41fbSYann Gautier 	/* Map DDR for binary load, now with cacheable attribute */
16184686ba3SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
162c1ad41fbSYann Gautier 				      STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
163c1ad41fbSYann Gautier 	if (ret < 0) {
164c1ad41fbSYann Gautier 		ERROR("DDR mapping: error %d\n", ret);
165c1ad41fbSYann Gautier 		panic();
166c1ad41fbSYann Gautier 	}
1674353bb20SYann Gautier }
1684353bb20SYann Gautier 
169111a384cSYann Gautier #if STM32MP15
170f5a3688bSYann Gautier static void update_monotonic_counter(void)
171f5a3688bSYann Gautier {
172f5a3688bSYann Gautier 	uint32_t version;
173f5a3688bSYann Gautier 	uint32_t otp;
174f5a3688bSYann Gautier 
175f5a3688bSYann Gautier 	CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE,
176f5a3688bSYann Gautier 		assert_stm32mp1_monotonic_counter_reach_max);
177f5a3688bSYann Gautier 
178f5a3688bSYann Gautier 	/* Check if monotonic counter needs to be incremented */
179f5a3688bSYann Gautier 	if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) {
180f5a3688bSYann Gautier 		panic();
181f5a3688bSYann Gautier 	}
182f5a3688bSYann Gautier 
183f5a3688bSYann Gautier 	if (stm32_get_otp_value_from_idx(otp, &version) != 0) {
184f5a3688bSYann Gautier 		panic();
185f5a3688bSYann Gautier 	}
186f5a3688bSYann Gautier 
187f5a3688bSYann Gautier 	if ((version + 1U) < BIT(STM32_TF_VERSION)) {
188f5a3688bSYann Gautier 		uint32_t result;
189f5a3688bSYann Gautier 
190f5a3688bSYann Gautier 		/* Need to increment the monotonic counter. */
191f5a3688bSYann Gautier 		version = BIT(STM32_TF_VERSION) - 1U;
192f5a3688bSYann Gautier 
193f5a3688bSYann Gautier 		result = bsec_program_otp(version, otp);
194f5a3688bSYann Gautier 		if (result != BSEC_OK) {
195f5a3688bSYann Gautier 			ERROR("BSEC: MONOTONIC_OTP program Error %u\n",
196f5a3688bSYann Gautier 			      result);
197f5a3688bSYann Gautier 			panic();
198f5a3688bSYann Gautier 		}
199f5a3688bSYann Gautier 		INFO("Monotonic counter has been incremented (value 0x%x)\n",
200f5a3688bSYann Gautier 		     version);
201f5a3688bSYann Gautier 	}
202f5a3688bSYann Gautier }
203111a384cSYann Gautier #endif
204f5a3688bSYann Gautier 
2054353bb20SYann Gautier void bl2_el3_plat_arch_setup(void)
2064353bb20SYann Gautier {
207278c34dfSYann Gautier 	const char *board_model;
208e58a53fbSYann Gautier 	boot_api_context_t *boot_context =
2093f9c9784SYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
2107ae58c6bSYann Gautier 	uintptr_t pwr_base;
2117ae58c6bSYann Gautier 	uintptr_t rcc_base;
212e58a53fbSYann Gautier 
213072d7532SNicolas Le Bayon 	if (bsec_probe() != 0U) {
214072d7532SNicolas Le Bayon 		panic();
215072d7532SNicolas Le Bayon 	}
216072d7532SNicolas Le Bayon 
21759a1cdf1SYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
21859a1cdf1SYann Gautier 			BL_CODE_END - BL_CODE_BASE,
21959a1cdf1SYann Gautier 			MT_CODE | MT_SECURE);
22059a1cdf1SYann Gautier 
22159a1cdf1SYann Gautier 	/* Prevent corruption of preloaded Device Tree */
22259a1cdf1SYann Gautier 	mmap_add_region(DTB_BASE, DTB_BASE,
22359a1cdf1SYann Gautier 			DTB_LIMIT - DTB_BASE,
2249c52e69fSYann Gautier 			MT_RO_DATA | MT_SECURE);
22559a1cdf1SYann Gautier 
22659a1cdf1SYann Gautier 	configure_mmu();
22759a1cdf1SYann Gautier 
228c20b0606SYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
22959a1cdf1SYann Gautier 		panic();
23059a1cdf1SYann Gautier 	}
23159a1cdf1SYann Gautier 
2327ae58c6bSYann Gautier 	pwr_base = stm32mp_pwr_base();
2337ae58c6bSYann Gautier 	rcc_base = stm32mp_rcc_base();
2347ae58c6bSYann Gautier 
2354353bb20SYann Gautier 	/*
2364353bb20SYann Gautier 	 * Disable the backup domain write protection.
2374353bb20SYann Gautier 	 * The protection is enable at each reset by hardware
2384353bb20SYann Gautier 	 * and must be disabled by software.
2394353bb20SYann Gautier 	 */
2407ae58c6bSYann Gautier 	mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
2414353bb20SYann Gautier 
2427ae58c6bSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
2434353bb20SYann Gautier 		;
2444353bb20SYann Gautier 	}
2454353bb20SYann Gautier 
2464353bb20SYann Gautier 	/* Reset backup domain on cold boot cases */
2477ae58c6bSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
2487ae58c6bSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2494353bb20SYann Gautier 
2507ae58c6bSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
2514353bb20SYann Gautier 		       0U) {
2524353bb20SYann Gautier 			;
2534353bb20SYann Gautier 		}
2544353bb20SYann Gautier 
2557ae58c6bSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2564353bb20SYann Gautier 	}
2574353bb20SYann Gautier 
258111a384cSYann Gautier #if STM32MP15
259b053a22eSYann Gautier 	/* Disable MCKPROT */
260b053a22eSYann Gautier 	mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
261111a384cSYann Gautier #endif
262b053a22eSYann Gautier 
2639a73a56cSYann Gautier 	/*
2649a73a56cSYann Gautier 	 * Set minimum reset pulse duration to 31ms for discrete power
2659a73a56cSYann Gautier 	 * supplied boards.
2669a73a56cSYann Gautier 	 */
2679a73a56cSYann Gautier 	if (dt_pmic_status() <= 0) {
2689a73a56cSYann Gautier 		mmio_clrsetbits_32(rcc_base + RCC_RDLSICR,
2699a73a56cSYann Gautier 				   RCC_RDLSICR_MRD_MASK,
2709a73a56cSYann Gautier 				   31U << RCC_RDLSICR_MRD_SHIFT);
2719a73a56cSYann Gautier 	}
2729a73a56cSYann Gautier 
2734353bb20SYann Gautier 	generic_delay_timer_init();
2744353bb20SYann Gautier 
275acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER
276acf28c26SYann Gautier 	/* Disable programmer UART before changing clock tree */
277acf28c26SYann Gautier 	if (boot_context->boot_interface_selected ==
278acf28c26SYann Gautier 	    BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) {
279acf28c26SYann Gautier 		uintptr_t uart_prog_addr =
280acf28c26SYann Gautier 			get_uart_address(boot_context->boot_interface_instance);
281acf28c26SYann Gautier 
282acf28c26SYann Gautier 		stm32_uart_stop(uart_prog_addr);
283acf28c26SYann Gautier 	}
284acf28c26SYann Gautier #endif
2857839a050SYann Gautier 	if (stm32mp1_clk_probe() < 0) {
2867839a050SYann Gautier 		panic();
2877839a050SYann Gautier 	}
2887839a050SYann Gautier 
2897839a050SYann Gautier 	if (stm32mp1_clk_init() < 0) {
2907839a050SYann Gautier 		panic();
2917839a050SYann Gautier 	}
2927839a050SYann Gautier 
2934dc77a35SYann Gautier 	stm32_save_boot_interface(boot_context->boot_interface_selected,
2944dc77a35SYann Gautier 				  boot_context->boot_interface_instance);
295ab2b325cSIgor Opaniuk 	stm32_save_boot_auth(boot_context->auth_status,
296ab2b325cSIgor Opaniuk 			     boot_context->boot_partition_used_toboot);
2974dc77a35SYann Gautier 
298111a384cSYann Gautier #if STM32MP_USB_PROGRAMMER && STM32MP15
299d7176f03SYann Gautier 	/* Deconfigure all UART RX pins configured by ROM code */
300d7176f03SYann Gautier 	stm32mp1_deconfigure_uart_pins();
301d7176f03SYann Gautier #endif
302d7176f03SYann Gautier 
30386240942SYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
304278c34dfSYann Gautier 		goto skip_console_init;
305278c34dfSYann Gautier 	}
306278c34dfSYann Gautier 
307dec286ddSYann Gautier 	stm32mp_print_cpuinfo();
308dec286ddSYann Gautier 
309278c34dfSYann Gautier 	board_model = dt_get_board_model();
310278c34dfSYann Gautier 	if (board_model != NULL) {
31159a1cdf1SYann Gautier 		NOTICE("Model: %s\n", board_model);
312278c34dfSYann Gautier 	}
313278c34dfSYann Gautier 
31410e7a9e9SYann Gautier 	stm32mp_print_boardinfo();
31510e7a9e9SYann Gautier 
3164bdb1a7aSLionel Debieve 	if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
3174bdb1a7aSLionel Debieve 		NOTICE("Bootrom authentication %s\n",
3184bdb1a7aSLionel Debieve 		       (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
3194bdb1a7aSLionel Debieve 		       "failed" : "succeeded");
3204bdb1a7aSLionel Debieve 	}
3214bdb1a7aSLionel Debieve 
322278c34dfSYann Gautier skip_console_init:
32354007c37SLionel Debieve #if !TRUSTED_BOARD_BOOT
32454007c37SLionel Debieve 	if (stm32mp_is_closed_device()) {
32554007c37SLionel Debieve 		/* Closed chip mandates authentication */
32654007c37SLionel Debieve 		ERROR("Secure chip: TRUSTED_BOARD_BOOT must be enabled\n");
32754007c37SLionel Debieve 		panic();
32854007c37SLionel Debieve 	}
32954007c37SLionel Debieve #endif
33054007c37SLionel Debieve 
331967a8e63SPascal Paillet 	if (fixed_regulator_register() != 0) {
332967a8e63SPascal Paillet 		panic();
333967a8e63SPascal Paillet 	}
334967a8e63SPascal Paillet 
3350c16e7d2SYann Gautier 	if (dt_pmic_status() > 0) {
3360c16e7d2SYann Gautier 		initialize_pmic();
337ffd1b889SYann Gautier 		if (pmic_voltages_init() != 0) {
338ffd1b889SYann Gautier 			ERROR("PMIC voltages init failed\n");
339ffd1b889SYann Gautier 			panic();
340ffd1b889SYann Gautier 		}
341ae7792e0SNicolas Le Bayon 		print_pmic_info_and_debug();
3420c16e7d2SYann Gautier 	}
3430c16e7d2SYann Gautier 
3440c16e7d2SYann Gautier 	stm32mp1_syscfg_init();
3450c16e7d2SYann Gautier 
34673680c23SYann Gautier 	if (stm32_iwdg_init() < 0) {
34773680c23SYann Gautier 		panic();
34873680c23SYann Gautier 	}
34973680c23SYann Gautier 
35073680c23SYann Gautier 	stm32_iwdg_refresh();
35173680c23SYann Gautier 
352ac4b8b06SLionel Debieve 	if (bsec_read_debug_conf() != 0U) {
353ac4b8b06SLionel Debieve 		if (stm32mp_is_closed_device()) {
354ac4b8b06SLionel Debieve #if DEBUG
355ac4b8b06SLionel Debieve 			WARN("\n%s", debug_msg);
356ac4b8b06SLionel Debieve #else
357ac4b8b06SLionel Debieve 			ERROR("***Debug opened on closed chip***\n");
358ac4b8b06SLionel Debieve #endif
359ac4b8b06SLionel Debieve 		}
360ac4b8b06SLionel Debieve 	}
361ac4b8b06SLionel Debieve 
36227423744SNicolas Le Bayon #if STM32MP13
36327423744SNicolas Le Bayon 	if (stm32_rng_init() != 0) {
36427423744SNicolas Le Bayon 		panic();
36527423744SNicolas Le Bayon 	}
36627423744SNicolas Le Bayon #endif
36727423744SNicolas Le Bayon 
36810a511ceSYann Gautier 	stm32mp1_arch_security_setup();
36910a511ceSYann Gautier 
37059a1cdf1SYann Gautier 	print_reset_reason();
37159a1cdf1SYann Gautier 
372111a384cSYann Gautier #if STM32MP15
373f5a3688bSYann Gautier 	update_monotonic_counter();
374111a384cSYann Gautier #endif
375f5a3688bSYann Gautier 
3761f4513cbSYann Gautier 	stm32mp1_syscfg_enable_io_compensation_finish();
3771f4513cbSYann Gautier 
378d5a84eeaSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
379d5a84eeaSYann Gautier 
3803f9c9784SYann Gautier 	stm32mp_io_setup();
3814353bb20SYann Gautier }
3821989a19cSYann Gautier 
3831989a19cSYann Gautier /*******************************************************************************
3841989a19cSYann Gautier  * This function can be used by the platforms to update/use image
3851989a19cSYann Gautier  * information for given `image_id`.
3861989a19cSYann Gautier  ******************************************************************************/
3871989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
3881989a19cSYann Gautier {
3891989a19cSYann Gautier 	int err = 0;
3901989a19cSYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
3911989a19cSYann Gautier 	bl_mem_params_node_t *bl32_mem_params;
3921d204ee4SYann Gautier 	bl_mem_params_node_t *pager_mem_params __unused;
3931d204ee4SYann Gautier 	bl_mem_params_node_t *paged_mem_params __unused;
39429332bcdSYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
39529332bcdSYann Gautier 	bl_mem_params_node_t *tos_fw_mem_params;
39629332bcdSYann Gautier 	unsigned int i;
397b7066086SYann Gautier 	unsigned int idx;
39829332bcdSYann Gautier 	unsigned long long ddr_top __unused;
39929332bcdSYann Gautier 	const unsigned int image_ids[] = {
40029332bcdSYann Gautier 		BL32_IMAGE_ID,
40129332bcdSYann Gautier 		BL33_IMAGE_ID,
40229332bcdSYann Gautier 		HW_CONFIG_ID,
40329332bcdSYann Gautier 		TOS_FW_CONFIG_ID,
40429332bcdSYann Gautier 	};
4051989a19cSYann Gautier 
4061989a19cSYann Gautier 	assert(bl_mem_params != NULL);
4071989a19cSYann Gautier 
4081989a19cSYann Gautier 	switch (image_id) {
40929332bcdSYann Gautier 	case FW_CONFIG_ID:
41029332bcdSYann Gautier 		/* Set global DTB info for fixed fw_config information */
41126850d71SManish V Badarkhe 		set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE,
41226850d71SManish V Badarkhe 				FW_CONFIG_ID);
41329332bcdSYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
41429332bcdSYann Gautier 
415b7066086SYann Gautier 		idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID);
416b7066086SYann Gautier 
41729332bcdSYann Gautier 		/* Iterate through all the fw config IDs */
41829332bcdSYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
419b7066086SYann Gautier 			if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) {
420b7066086SYann Gautier 				continue;
421b7066086SYann Gautier 			}
422b7066086SYann Gautier 
42329332bcdSYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
42429332bcdSYann Gautier 			assert(bl_mem_params != NULL);
42529332bcdSYann Gautier 
42629332bcdSYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
42729332bcdSYann Gautier 			if (config_info == NULL) {
42829332bcdSYann Gautier 				continue;
42929332bcdSYann Gautier 			}
43029332bcdSYann Gautier 
43129332bcdSYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
43229332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
43329332bcdSYann Gautier 
43429332bcdSYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
43529332bcdSYann Gautier 
43629332bcdSYann Gautier 			switch (image_ids[i]) {
43729332bcdSYann Gautier 			case BL32_IMAGE_ID:
43829332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
43929332bcdSYann Gautier 
44029332bcdSYann Gautier 				/* In case of OPTEE, initialize address space with tos_fw addr */
44129332bcdSYann Gautier 				pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
4422deff904SYann Gautier 				assert(pager_mem_params != NULL);
44329332bcdSYann Gautier 				pager_mem_params->image_info.image_base = config_info->config_addr;
44429332bcdSYann Gautier 				pager_mem_params->image_info.image_max_size =
44529332bcdSYann Gautier 					config_info->config_max_size;
44629332bcdSYann Gautier 
44729332bcdSYann Gautier 				/* Init base and size for pager if exist */
44829332bcdSYann Gautier 				paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
449c4dbcb88SYann Gautier 				if (paged_mem_params != NULL) {
45029332bcdSYann Gautier 					paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
45129332bcdSYann Gautier 						(dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
45229332bcdSYann Gautier 						 STM32MP_DDR_SHMEM_SIZE);
453c4dbcb88SYann Gautier 					paged_mem_params->image_info.image_max_size =
454c4dbcb88SYann Gautier 						STM32MP_DDR_S_SIZE;
455c4dbcb88SYann Gautier 				}
45629332bcdSYann Gautier 				break;
45729332bcdSYann Gautier 
45829332bcdSYann Gautier 			case BL33_IMAGE_ID:
45929332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
46029332bcdSYann Gautier 				break;
46129332bcdSYann Gautier 
46229332bcdSYann Gautier 			case HW_CONFIG_ID:
46329332bcdSYann Gautier 			case TOS_FW_CONFIG_ID:
46429332bcdSYann Gautier 				break;
46529332bcdSYann Gautier 
46629332bcdSYann Gautier 			default:
46729332bcdSYann Gautier 				return -EINVAL;
46829332bcdSYann Gautier 			}
46929332bcdSYann Gautier 		}
47029332bcdSYann Gautier 		break;
47129332bcdSYann Gautier 
4721989a19cSYann Gautier 	case BL32_IMAGE_ID:
47384090d2cSYann Gautier 		if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
474c4dbcb88SYann Gautier 			image_info_t *paged_image_info = NULL;
475c4dbcb88SYann Gautier 
47684090d2cSYann Gautier 			/* BL32 is OP-TEE header */
47784090d2cSYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
4781989a19cSYann Gautier 			pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
479c4dbcb88SYann Gautier 			assert(pager_mem_params != NULL);
480c4dbcb88SYann Gautier 
4811989a19cSYann Gautier 			paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
482c4dbcb88SYann Gautier 			if (paged_mem_params != NULL) {
483c4dbcb88SYann Gautier 				paged_image_info = &paged_mem_params->image_info;
484c4dbcb88SYann Gautier 			}
48584090d2cSYann Gautier 
4861989a19cSYann Gautier 			err = parse_optee_header(&bl_mem_params->ep_info,
4871989a19cSYann Gautier 						 &pager_mem_params->image_info,
488c4dbcb88SYann Gautier 						 paged_image_info);
489c4dbcb88SYann Gautier 			if (err != 0) {
4901989a19cSYann Gautier 				ERROR("OPTEE header parse error.\n");
4911989a19cSYann Gautier 				panic();
4921989a19cSYann Gautier 			}
4931989a19cSYann Gautier 
4941989a19cSYann Gautier 			/* Set optee boot info from parsed header data */
495c4dbcb88SYann Gautier 			if (paged_mem_params != NULL) {
496c4dbcb88SYann Gautier 				bl_mem_params->ep_info.args.arg0 =
497c4dbcb88SYann Gautier 					paged_mem_params->image_info.image_base;
498c4dbcb88SYann Gautier 			} else {
499c4dbcb88SYann Gautier 				bl_mem_params->ep_info.args.arg0 = 0U;
500c4dbcb88SYann Gautier 			}
501c4dbcb88SYann Gautier 
502c4dbcb88SYann Gautier 			bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */
503c4dbcb88SYann Gautier 			bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */
5041d204ee4SYann Gautier 		} else {
5051d204ee4SYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
50629332bcdSYann Gautier 			tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
5072deff904SYann Gautier 			assert(tos_fw_mem_params != NULL);
50829332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size +=
50929332bcdSYann Gautier 				tos_fw_mem_params->image_info.image_max_size;
5101d204ee4SYann Gautier 			bl_mem_params->ep_info.args.arg0 = 0;
51184090d2cSYann Gautier 		}
5121989a19cSYann Gautier 		break;
5131989a19cSYann Gautier 
5141989a19cSYann Gautier 	case BL33_IMAGE_ID:
5151989a19cSYann Gautier 		bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
5161989a19cSYann Gautier 		assert(bl32_mem_params != NULL);
5171989a19cSYann Gautier 		bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
518*981b9dcbSYann Gautier #if PSA_FWU_SUPPORT
519ba02add9SSughosh Ganu 		stm32mp1_fwu_set_boot_idx();
520*981b9dcbSYann Gautier #endif /* PSA_FWU_SUPPORT */
5211989a19cSYann Gautier 		break;
5221989a19cSYann Gautier 
5231989a19cSYann Gautier 	default:
5241989a19cSYann Gautier 		/* Do nothing in default case */
5251989a19cSYann Gautier 		break;
5261989a19cSYann Gautier 	}
5271989a19cSYann Gautier 
52818b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
52918b415beSYann Gautier 	/*
53018b415beSYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
53118b415beSYann Gautier 	 * We take the worst case which is 2 MMC blocks.
53218b415beSYann Gautier 	 */
53318b415beSYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
53418b415beSYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
53518b415beSYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
53618b415beSYann Gautier 				 bl_mem_params->image_info.image_size,
53718b415beSYann Gautier 				 2U * MMC_BLOCK_SIZE);
53818b415beSYann Gautier 	}
53918b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
54018b415beSYann Gautier 
5411989a19cSYann Gautier 	return err;
5421989a19cSYann Gautier }
54399080bd1SYann Gautier 
54499080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void)
54599080bd1SYann Gautier {
546fa92fef0SPatrick Delaunay 	uint16_t boot_itf = stm32mp_get_boot_itf_selected();
547fa92fef0SPatrick Delaunay 
548fa92fef0SPatrick Delaunay 	switch (boot_itf) {
5499083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
5509083fa11SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
551fa92fef0SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
552fa92fef0SPatrick Delaunay 		/* Invalidate the downloaded buffer used with io_memmap */
553fa92fef0SPatrick Delaunay 		inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
554fa92fef0SPatrick Delaunay 		break;
5559083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
556fa92fef0SPatrick Delaunay 	default:
557fa92fef0SPatrick Delaunay 		/* Do nothing in default case */
558fa92fef0SPatrick Delaunay 		break;
559fa92fef0SPatrick Delaunay 	}
560fa92fef0SPatrick Delaunay 
56199080bd1SYann Gautier 	stm32mp1_security_setup();
56299080bd1SYann Gautier }
563