14353bb20SYann Gautier /* 262fbb315SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 829332bcdSYann Gautier #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1618b415beSYann Gautier #include <drivers/mmc.h> 17f33b2433SYann Gautier #include <drivers/st/bsec.h> 18*967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h> 1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 20acf28c26SYann Gautier #include <drivers/st/stm32_uart.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 24ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2529332bcdSYann Gautier #include <lib/fconf/fconf.h> 2629332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 2709d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 281989a19cSYann Gautier #include <lib/optee_utils.h> 2909d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 3009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3109d40e0eSAntonio Nino Diaz 32ff7675ebSYann Gautier #include <platform_def.h> 3373680c23SYann Gautier #include <stm32mp1_dbgmcu.h> 344353bb20SYann Gautier 354bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops; 36cce37d44SYann Gautier 3759a1cdf1SYann Gautier static void print_reset_reason(void) 3859a1cdf1SYann Gautier { 397ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 4059a1cdf1SYann Gautier 4159a1cdf1SYann Gautier if (rstsr == 0U) { 4259a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 4359a1cdf1SYann Gautier return; 4459a1cdf1SYann Gautier } 4559a1cdf1SYann Gautier 4659a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 4759a1cdf1SYann Gautier 4859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 4959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 5059a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 5159a1cdf1SYann Gautier return; 5259a1cdf1SYann Gautier } 5359a1cdf1SYann Gautier 5459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 5559a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 5659a1cdf1SYann Gautier return; 5759a1cdf1SYann Gautier } 5859a1cdf1SYann Gautier } 5959a1cdf1SYann Gautier 6059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 6159a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 6259a1cdf1SYann Gautier return; 6359a1cdf1SYann Gautier } 6459a1cdf1SYann Gautier 6559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 6659a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 6759a1cdf1SYann Gautier return; 6859a1cdf1SYann Gautier } 6959a1cdf1SYann Gautier 7059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 7159a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 7259a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 7359a1cdf1SYann Gautier } else { 7459a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 7559a1cdf1SYann Gautier } 7659a1cdf1SYann Gautier return; 7759a1cdf1SYann Gautier } 7859a1cdf1SYann Gautier 7959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 8059a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 8159a1cdf1SYann Gautier return; 8259a1cdf1SYann Gautier } 8359a1cdf1SYann Gautier 8459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 8559a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 8659a1cdf1SYann Gautier return; 8759a1cdf1SYann Gautier } 8859a1cdf1SYann Gautier 8959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 9059a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 9159a1cdf1SYann Gautier return; 9259a1cdf1SYann Gautier } 9359a1cdf1SYann Gautier 9459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 9559a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 9659a1cdf1SYann Gautier return; 9759a1cdf1SYann Gautier } 9859a1cdf1SYann Gautier 9959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 10059a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 10159a1cdf1SYann Gautier return; 10259a1cdf1SYann Gautier } 10359a1cdf1SYann Gautier 10459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 10559a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 10659a1cdf1SYann Gautier return; 10759a1cdf1SYann Gautier } 10859a1cdf1SYann Gautier 10959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 11059a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 11159a1cdf1SYann Gautier return; 11259a1cdf1SYann Gautier } 11359a1cdf1SYann Gautier 11459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 11559a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 11659a1cdf1SYann Gautier return; 11759a1cdf1SYann Gautier } 11859a1cdf1SYann Gautier 11959a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 12059a1cdf1SYann Gautier } 12159a1cdf1SYann Gautier 12259a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 12359a1cdf1SYann Gautier u_register_t arg1 __unused, 12459a1cdf1SYann Gautier u_register_t arg2 __unused, 12559a1cdf1SYann Gautier u_register_t arg3 __unused) 1264353bb20SYann Gautier { 1273f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1284353bb20SYann Gautier } 1294353bb20SYann Gautier 1304353bb20SYann Gautier void bl2_platform_setup(void) 1314353bb20SYann Gautier { 13210a511ceSYann Gautier int ret; 13310a511ceSYann Gautier 13410a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 13510a511ceSYann Gautier if (ret < 0) { 13610a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 13710a511ceSYann Gautier panic(); 13810a511ceSYann Gautier } 13910a511ceSYann Gautier 140c1ad41fbSYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 14184686ba3SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 142c1ad41fbSYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 143c1ad41fbSYann Gautier if (ret < 0) { 144c1ad41fbSYann Gautier ERROR("DDR mapping: error %d\n", ret); 145c1ad41fbSYann Gautier panic(); 146c1ad41fbSYann Gautier } 14784686ba3SYann Gautier 1481d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1491989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1501989a19cSYann Gautier INFO("BL2 runs OP-TEE setup\n"); 1511989a19cSYann Gautier #else 1524353bb20SYann Gautier INFO("BL2 runs SP_MIN setup\n"); 1531989a19cSYann Gautier #endif 1541d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1554353bb20SYann Gautier } 1564353bb20SYann Gautier 1574353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 1584353bb20SYann Gautier { 159278c34dfSYann Gautier int32_t result; 160278c34dfSYann Gautier const char *board_model; 161e58a53fbSYann Gautier boot_api_context_t *boot_context = 1623f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 1637ae58c6bSYann Gautier uintptr_t pwr_base; 1647ae58c6bSYann Gautier uintptr_t rcc_base; 165e58a53fbSYann Gautier 16659a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 16759a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 16859a1cdf1SYann Gautier MT_CODE | MT_SECURE); 16959a1cdf1SYann Gautier 1701d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1711989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1721989a19cSYann Gautier mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 1731989a19cSYann Gautier STM32MP_OPTEE_SIZE, 1741989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 17584090d2cSYann Gautier #else 17684090d2cSYann Gautier /* Prevent corruption of preloaded BL32 */ 17784090d2cSYann Gautier mmap_add_region(BL32_BASE, BL32_BASE, 17884090d2cSYann Gautier BL32_LIMIT - BL32_BASE, 17984090d2cSYann Gautier MT_RO_DATA | MT_SECURE); 1801989a19cSYann Gautier #endif 1811d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1821d204ee4SYann Gautier 18359a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 18459a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 18559a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 1869c52e69fSYann Gautier MT_RO_DATA | MT_SECURE); 18759a1cdf1SYann Gautier 18859a1cdf1SYann Gautier configure_mmu(); 18959a1cdf1SYann Gautier 190c20b0606SYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 19159a1cdf1SYann Gautier panic(); 19259a1cdf1SYann Gautier } 19359a1cdf1SYann Gautier 1947ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 1957ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 1967ae58c6bSYann Gautier 1974353bb20SYann Gautier /* 1984353bb20SYann Gautier * Disable the backup domain write protection. 1994353bb20SYann Gautier * The protection is enable at each reset by hardware 2004353bb20SYann Gautier * and must be disabled by software. 2014353bb20SYann Gautier */ 2027ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2034353bb20SYann Gautier 2047ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2054353bb20SYann Gautier ; 2064353bb20SYann Gautier } 2074353bb20SYann Gautier 208f33b2433SYann Gautier if (bsec_probe() != 0) { 209f33b2433SYann Gautier panic(); 210f33b2433SYann Gautier } 211f33b2433SYann Gautier 2124353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2137ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2147ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2154353bb20SYann Gautier 2167ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2174353bb20SYann Gautier 0U) { 2184353bb20SYann Gautier ; 2194353bb20SYann Gautier } 2204353bb20SYann Gautier 2217ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2224353bb20SYann Gautier } 2234353bb20SYann Gautier 224b053a22eSYann Gautier /* Disable MCKPROT */ 225b053a22eSYann Gautier mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 226b053a22eSYann Gautier 2274353bb20SYann Gautier generic_delay_timer_init(); 2284353bb20SYann Gautier 229acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER 230acf28c26SYann Gautier /* Disable programmer UART before changing clock tree */ 231acf28c26SYann Gautier if (boot_context->boot_interface_selected == 232acf28c26SYann Gautier BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) { 233acf28c26SYann Gautier uintptr_t uart_prog_addr = 234acf28c26SYann Gautier get_uart_address(boot_context->boot_interface_instance); 235acf28c26SYann Gautier 236acf28c26SYann Gautier stm32_uart_stop(uart_prog_addr); 237acf28c26SYann Gautier } 238acf28c26SYann Gautier #endif 2397839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 2407839a050SYann Gautier panic(); 2417839a050SYann Gautier } 2427839a050SYann Gautier 2437839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 2447839a050SYann Gautier panic(); 2457839a050SYann Gautier } 2467839a050SYann Gautier 2474dc77a35SYann Gautier stm32_save_boot_interface(boot_context->boot_interface_selected, 2484dc77a35SYann Gautier boot_context->boot_interface_instance); 2494dc77a35SYann Gautier 250d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 251d7176f03SYann Gautier /* Deconfigure all UART RX pins configured by ROM code */ 252d7176f03SYann Gautier stm32mp1_deconfigure_uart_pins(); 253d7176f03SYann Gautier #endif 254d7176f03SYann Gautier 25586240942SYann Gautier if (stm32mp_uart_console_setup() != 0) { 256278c34dfSYann Gautier goto skip_console_init; 257278c34dfSYann Gautier } 258278c34dfSYann Gautier 259dec286ddSYann Gautier stm32mp_print_cpuinfo(); 260dec286ddSYann Gautier 261278c34dfSYann Gautier board_model = dt_get_board_model(); 262278c34dfSYann Gautier if (board_model != NULL) { 26359a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 264278c34dfSYann Gautier } 265278c34dfSYann Gautier 26610e7a9e9SYann Gautier stm32mp_print_boardinfo(); 26710e7a9e9SYann Gautier 2684bdb1a7aSLionel Debieve if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 2694bdb1a7aSLionel Debieve NOTICE("Bootrom authentication %s\n", 2704bdb1a7aSLionel Debieve (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 2714bdb1a7aSLionel Debieve "failed" : "succeeded"); 2724bdb1a7aSLionel Debieve } 2734bdb1a7aSLionel Debieve 274278c34dfSYann Gautier skip_console_init: 275*967a8e63SPascal Paillet if (fixed_regulator_register() != 0) { 276*967a8e63SPascal Paillet panic(); 277*967a8e63SPascal Paillet } 278*967a8e63SPascal Paillet 2790c16e7d2SYann Gautier if (dt_pmic_status() > 0) { 2800c16e7d2SYann Gautier initialize_pmic(); 281ae7792e0SNicolas Le Bayon print_pmic_info_and_debug(); 2820c16e7d2SYann Gautier } 2830c16e7d2SYann Gautier 2840c16e7d2SYann Gautier stm32mp1_syscfg_init(); 2850c16e7d2SYann Gautier 28673680c23SYann Gautier if (stm32_iwdg_init() < 0) { 28773680c23SYann Gautier panic(); 28873680c23SYann Gautier } 28973680c23SYann Gautier 29073680c23SYann Gautier stm32_iwdg_refresh(); 29173680c23SYann Gautier 29273680c23SYann Gautier result = stm32mp1_dbgmcu_freeze_iwdg2(); 29373680c23SYann Gautier if (result != 0) { 29473680c23SYann Gautier INFO("IWDG2 freeze error : %i\n", result); 29573680c23SYann Gautier } 296278c34dfSYann Gautier 2974bdb1a7aSLionel Debieve stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key; 2984bdb1a7aSLionel Debieve stm32mp1_auth_ops.verify_signature = 2994bdb1a7aSLionel Debieve boot_context->bootrom_ecdsa_verify_signature; 3004bdb1a7aSLionel Debieve 3014bdb1a7aSLionel Debieve stm32mp_init_auth(&stm32mp1_auth_ops); 3024bdb1a7aSLionel Debieve 30310a511ceSYann Gautier stm32mp1_arch_security_setup(); 30410a511ceSYann Gautier 30559a1cdf1SYann Gautier print_reset_reason(); 30659a1cdf1SYann Gautier 307d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE 308d5a84eeaSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 309d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 310d5a84eeaSYann Gautier 3113f9c9784SYann Gautier stm32mp_io_setup(); 3124353bb20SYann Gautier } 3131989a19cSYann Gautier 3141989a19cSYann Gautier /******************************************************************************* 3151989a19cSYann Gautier * This function can be used by the platforms to update/use image 3161989a19cSYann Gautier * information for given `image_id`. 3171989a19cSYann Gautier ******************************************************************************/ 3181989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 3191989a19cSYann Gautier { 3201989a19cSYann Gautier int err = 0; 3211989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 3221989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 3231d204ee4SYann Gautier bl_mem_params_node_t *pager_mem_params __unused; 3241d204ee4SYann Gautier bl_mem_params_node_t *paged_mem_params __unused; 32529332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 32629332bcdSYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 32729332bcdSYann Gautier bl_mem_params_node_t *tos_fw_mem_params; 32829332bcdSYann Gautier unsigned int i; 329b7066086SYann Gautier unsigned int idx; 33029332bcdSYann Gautier unsigned long long ddr_top __unused; 33129332bcdSYann Gautier const unsigned int image_ids[] = { 33229332bcdSYann Gautier BL32_IMAGE_ID, 33329332bcdSYann Gautier BL33_IMAGE_ID, 33429332bcdSYann Gautier HW_CONFIG_ID, 33529332bcdSYann Gautier TOS_FW_CONFIG_ID, 33629332bcdSYann Gautier }; 33729332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 3381989a19cSYann Gautier 3391989a19cSYann Gautier assert(bl_mem_params != NULL); 3401989a19cSYann Gautier 3411989a19cSYann Gautier switch (image_id) { 34229332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 34329332bcdSYann Gautier case FW_CONFIG_ID: 34429332bcdSYann Gautier /* Set global DTB info for fixed fw_config information */ 34529332bcdSYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID); 34629332bcdSYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 34729332bcdSYann Gautier 348b7066086SYann Gautier idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID); 349b7066086SYann Gautier 35029332bcdSYann Gautier /* Iterate through all the fw config IDs */ 35129332bcdSYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 352b7066086SYann Gautier if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) { 353b7066086SYann Gautier continue; 354b7066086SYann Gautier } 355b7066086SYann Gautier 35629332bcdSYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 35729332bcdSYann Gautier assert(bl_mem_params != NULL); 35829332bcdSYann Gautier 35929332bcdSYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 36029332bcdSYann Gautier if (config_info == NULL) { 36129332bcdSYann Gautier continue; 36229332bcdSYann Gautier } 36329332bcdSYann Gautier 36429332bcdSYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 36529332bcdSYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 36629332bcdSYann Gautier 36729332bcdSYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 36829332bcdSYann Gautier 36929332bcdSYann Gautier switch (image_ids[i]) { 37029332bcdSYann Gautier case BL32_IMAGE_ID: 37129332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 37229332bcdSYann Gautier 37329332bcdSYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 37429332bcdSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 37529332bcdSYann Gautier pager_mem_params->image_info.image_base = config_info->config_addr; 37629332bcdSYann Gautier pager_mem_params->image_info.image_max_size = 37729332bcdSYann Gautier config_info->config_max_size; 37829332bcdSYann Gautier 37929332bcdSYann Gautier /* Init base and size for pager if exist */ 38029332bcdSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 38129332bcdSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 38229332bcdSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 38329332bcdSYann Gautier STM32MP_DDR_SHMEM_SIZE); 38429332bcdSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 38529332bcdSYann Gautier break; 38629332bcdSYann Gautier 38729332bcdSYann Gautier case BL33_IMAGE_ID: 38829332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 38929332bcdSYann Gautier break; 39029332bcdSYann Gautier 39129332bcdSYann Gautier case HW_CONFIG_ID: 39229332bcdSYann Gautier case TOS_FW_CONFIG_ID: 39329332bcdSYann Gautier break; 39429332bcdSYann Gautier 39529332bcdSYann Gautier default: 39629332bcdSYann Gautier return -EINVAL; 39729332bcdSYann Gautier } 39829332bcdSYann Gautier } 39929332bcdSYann Gautier break; 40029332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 40129332bcdSYann Gautier 4021989a19cSYann Gautier case BL32_IMAGE_ID: 40384090d2cSYann Gautier if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 40484090d2cSYann Gautier /* BL32 is OP-TEE header */ 40584090d2cSYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 4061989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 4071989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 40884090d2cSYann Gautier assert((pager_mem_params != NULL) && (paged_mem_params != NULL)); 40984090d2cSYann Gautier 4101d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) 41184090d2cSYann Gautier /* Set OP-TEE extra image load areas at run-time */ 41284090d2cSYann Gautier pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 41384090d2cSYann Gautier pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE; 41484090d2cSYann Gautier 4151989a19cSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 41684090d2cSYann Gautier dt_get_ddr_size() - 41784090d2cSYann Gautier STM32MP_DDR_S_SIZE - 41884090d2cSYann Gautier STM32MP_DDR_SHMEM_SIZE; 41984090d2cSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 4201d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */ 4211989a19cSYann Gautier 4221989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 4231989a19cSYann Gautier &pager_mem_params->image_info, 4241989a19cSYann Gautier &paged_mem_params->image_info); 4251989a19cSYann Gautier if (err) { 4261989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 4271989a19cSYann Gautier panic(); 4281989a19cSYann Gautier } 4291989a19cSYann Gautier 4301989a19cSYann Gautier /* Set optee boot info from parsed header data */ 43184090d2cSYann Gautier bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base; 4321989a19cSYann Gautier bl_mem_params->ep_info.args.arg1 = 0; /* Unused */ 4331989a19cSYann Gautier bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */ 4341d204ee4SYann Gautier } else { 4351d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 4361d204ee4SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 43729332bcdSYann Gautier tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 43829332bcdSYann Gautier bl_mem_params->image_info.image_max_size += 43929332bcdSYann Gautier tos_fw_mem_params->image_info.image_max_size; 4401d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 4411d204ee4SYann Gautier bl_mem_params->ep_info.args.arg0 = 0; 44284090d2cSYann Gautier } 4431989a19cSYann Gautier break; 4441989a19cSYann Gautier 4451989a19cSYann Gautier case BL33_IMAGE_ID: 4461989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 4471989a19cSYann Gautier assert(bl32_mem_params != NULL); 4481989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 4491989a19cSYann Gautier break; 4501989a19cSYann Gautier 4511989a19cSYann Gautier default: 4521989a19cSYann Gautier /* Do nothing in default case */ 4531989a19cSYann Gautier break; 4541989a19cSYann Gautier } 4551989a19cSYann Gautier 45618b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 45718b415beSYann Gautier /* 45818b415beSYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 45918b415beSYann Gautier * We take the worst case which is 2 MMC blocks. 46018b415beSYann Gautier */ 46118b415beSYann Gautier if ((image_id != FW_CONFIG_ID) && 46218b415beSYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 46318b415beSYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 46418b415beSYann Gautier bl_mem_params->image_info.image_size, 46518b415beSYann Gautier 2U * MMC_BLOCK_SIZE); 46618b415beSYann Gautier } 46718b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 46818b415beSYann Gautier 4691989a19cSYann Gautier return err; 4701989a19cSYann Gautier } 47199080bd1SYann Gautier 47299080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void) 47399080bd1SYann Gautier { 474fa92fef0SPatrick Delaunay uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 475fa92fef0SPatrick Delaunay 476fa92fef0SPatrick Delaunay switch (boot_itf) { 4779083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 4789083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 479fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 480fa92fef0SPatrick Delaunay /* Invalidate the downloaded buffer used with io_memmap */ 481fa92fef0SPatrick Delaunay inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 482fa92fef0SPatrick Delaunay break; 4839083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 484fa92fef0SPatrick Delaunay default: 485fa92fef0SPatrick Delaunay /* Do nothing in default case */ 486fa92fef0SPatrick Delaunay break; 487fa92fef0SPatrick Delaunay } 488fa92fef0SPatrick Delaunay 48999080bd1SYann Gautier stm32mp1_security_setup(); 49099080bd1SYann Gautier } 491