14353bb20SYann Gautier /* 262fbb315SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 829332bcdSYann Gautier #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 114353bb20SYann Gautier #include <platform_def.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1509d40e0eSAntonio Nino Diaz #include <common/debug.h> 1609d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1818b415beSYann Gautier #include <drivers/mmc.h> 19f33b2433SYann Gautier #include <drivers/st/bsec.h> 2073680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 2123684d0eSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 2529332bcdSYann Gautier #include <lib/fconf/fconf.h> 2629332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 2709d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 281989a19cSYann Gautier #include <lib/optee_utils.h> 2909d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 3009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3109d40e0eSAntonio Nino Diaz 3273680c23SYann Gautier #include <stm32mp1_dbgmcu.h> 334353bb20SYann Gautier 344bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops; 35cce37d44SYann Gautier 3659a1cdf1SYann Gautier static void print_reset_reason(void) 3759a1cdf1SYann Gautier { 387ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 3959a1cdf1SYann Gautier 4059a1cdf1SYann Gautier if (rstsr == 0U) { 4159a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 4259a1cdf1SYann Gautier return; 4359a1cdf1SYann Gautier } 4459a1cdf1SYann Gautier 4559a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 4659a1cdf1SYann Gautier 4759a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 4859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 4959a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 5059a1cdf1SYann Gautier return; 5159a1cdf1SYann Gautier } 5259a1cdf1SYann Gautier 5359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 5459a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 5559a1cdf1SYann Gautier return; 5659a1cdf1SYann Gautier } 5759a1cdf1SYann Gautier } 5859a1cdf1SYann Gautier 5959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 6059a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 6159a1cdf1SYann Gautier return; 6259a1cdf1SYann Gautier } 6359a1cdf1SYann Gautier 6459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 6559a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 6659a1cdf1SYann Gautier return; 6759a1cdf1SYann Gautier } 6859a1cdf1SYann Gautier 6959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 7059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 7159a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 7259a1cdf1SYann Gautier } else { 7359a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 7459a1cdf1SYann Gautier } 7559a1cdf1SYann Gautier return; 7659a1cdf1SYann Gautier } 7759a1cdf1SYann Gautier 7859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 7959a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 8059a1cdf1SYann Gautier return; 8159a1cdf1SYann Gautier } 8259a1cdf1SYann Gautier 8359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 8459a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 8559a1cdf1SYann Gautier return; 8659a1cdf1SYann Gautier } 8759a1cdf1SYann Gautier 8859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 8959a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 9059a1cdf1SYann Gautier return; 9159a1cdf1SYann Gautier } 9259a1cdf1SYann Gautier 9359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 9459a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 9559a1cdf1SYann Gautier return; 9659a1cdf1SYann Gautier } 9759a1cdf1SYann Gautier 9859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 9959a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 10059a1cdf1SYann Gautier return; 10159a1cdf1SYann Gautier } 10259a1cdf1SYann Gautier 10359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 10459a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 10559a1cdf1SYann Gautier return; 10659a1cdf1SYann Gautier } 10759a1cdf1SYann Gautier 10859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 10959a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 11059a1cdf1SYann Gautier return; 11159a1cdf1SYann Gautier } 11259a1cdf1SYann Gautier 11359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 11459a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 11559a1cdf1SYann Gautier return; 11659a1cdf1SYann Gautier } 11759a1cdf1SYann Gautier 11859a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 11959a1cdf1SYann Gautier } 12059a1cdf1SYann Gautier 12159a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 12259a1cdf1SYann Gautier u_register_t arg1 __unused, 12359a1cdf1SYann Gautier u_register_t arg2 __unused, 12459a1cdf1SYann Gautier u_register_t arg3 __unused) 1254353bb20SYann Gautier { 1263f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1274353bb20SYann Gautier } 1284353bb20SYann Gautier 1294353bb20SYann Gautier void bl2_platform_setup(void) 1304353bb20SYann Gautier { 13110a511ceSYann Gautier int ret; 13210a511ceSYann Gautier 133d82d4ff0SYann Gautier if (dt_pmic_status() > 0) { 134e4f559ffSYann Gautier initialize_pmic(); 135e4f559ffSYann Gautier } 136e4f559ffSYann Gautier 13710a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 13810a511ceSYann Gautier if (ret < 0) { 13910a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 14010a511ceSYann Gautier panic(); 14110a511ceSYann Gautier } 14210a511ceSYann Gautier 143c1ad41fbSYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 14484686ba3SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 145c1ad41fbSYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 146c1ad41fbSYann Gautier if (ret < 0) { 147c1ad41fbSYann Gautier ERROR("DDR mapping: error %d\n", ret); 148c1ad41fbSYann Gautier panic(); 149c1ad41fbSYann Gautier } 15084686ba3SYann Gautier 1511d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1521989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1531989a19cSYann Gautier INFO("BL2 runs OP-TEE setup\n"); 1541989a19cSYann Gautier #else 1554353bb20SYann Gautier INFO("BL2 runs SP_MIN setup\n"); 1561989a19cSYann Gautier #endif 1571d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1584353bb20SYann Gautier } 1594353bb20SYann Gautier 1604353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 1614353bb20SYann Gautier { 162278c34dfSYann Gautier int32_t result; 163278c34dfSYann Gautier const char *board_model; 164e58a53fbSYann Gautier boot_api_context_t *boot_context = 1653f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 1667ae58c6bSYann Gautier uintptr_t pwr_base; 1677ae58c6bSYann Gautier uintptr_t rcc_base; 168e58a53fbSYann Gautier 16959a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 17059a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 17159a1cdf1SYann Gautier MT_CODE | MT_SECURE); 17259a1cdf1SYann Gautier 1731d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1741989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1751989a19cSYann Gautier mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 1761989a19cSYann Gautier STM32MP_OPTEE_SIZE, 1771989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 17884090d2cSYann Gautier #else 17984090d2cSYann Gautier /* Prevent corruption of preloaded BL32 */ 18084090d2cSYann Gautier mmap_add_region(BL32_BASE, BL32_BASE, 18184090d2cSYann Gautier BL32_LIMIT - BL32_BASE, 18284090d2cSYann Gautier MT_RO_DATA | MT_SECURE); 1831989a19cSYann Gautier #endif 1841d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1851d204ee4SYann Gautier 18659a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 18759a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 18859a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 1899c52e69fSYann Gautier MT_RO_DATA | MT_SECURE); 19059a1cdf1SYann Gautier 19159a1cdf1SYann Gautier configure_mmu(); 19259a1cdf1SYann Gautier 193c20b0606SYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 19459a1cdf1SYann Gautier panic(); 19559a1cdf1SYann Gautier } 19659a1cdf1SYann Gautier 1977ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 1987ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 1997ae58c6bSYann Gautier 2004353bb20SYann Gautier /* 2014353bb20SYann Gautier * Disable the backup domain write protection. 2024353bb20SYann Gautier * The protection is enable at each reset by hardware 2034353bb20SYann Gautier * and must be disabled by software. 2044353bb20SYann Gautier */ 2057ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2064353bb20SYann Gautier 2077ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2084353bb20SYann Gautier ; 2094353bb20SYann Gautier } 2104353bb20SYann Gautier 211f33b2433SYann Gautier if (bsec_probe() != 0) { 212f33b2433SYann Gautier panic(); 213f33b2433SYann Gautier } 214f33b2433SYann Gautier 2154353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2167ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2177ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2184353bb20SYann Gautier 2197ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2204353bb20SYann Gautier 0U) { 2214353bb20SYann Gautier ; 2224353bb20SYann Gautier } 2234353bb20SYann Gautier 2247ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2254353bb20SYann Gautier } 2264353bb20SYann Gautier 227b053a22eSYann Gautier /* Disable MCKPROT */ 228b053a22eSYann Gautier mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 229b053a22eSYann Gautier 2304353bb20SYann Gautier generic_delay_timer_init(); 2314353bb20SYann Gautier 2327839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 2337839a050SYann Gautier panic(); 2347839a050SYann Gautier } 2357839a050SYann Gautier 2367839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 2377839a050SYann Gautier panic(); 2387839a050SYann Gautier } 2397839a050SYann Gautier 240f33b2433SYann Gautier stm32mp1_syscfg_init(); 241f33b2433SYann Gautier 2424dc77a35SYann Gautier stm32_save_boot_interface(boot_context->boot_interface_selected, 2434dc77a35SYann Gautier boot_context->boot_interface_instance); 2444dc77a35SYann Gautier 245d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 246d7176f03SYann Gautier /* Deconfigure all UART RX pins configured by ROM code */ 247d7176f03SYann Gautier stm32mp1_deconfigure_uart_pins(); 248d7176f03SYann Gautier #endif 249d7176f03SYann Gautier 250*86240942SYann Gautier if (stm32mp_uart_console_setup() != 0) { 251278c34dfSYann Gautier goto skip_console_init; 252278c34dfSYann Gautier } 253278c34dfSYann Gautier 254dec286ddSYann Gautier stm32mp_print_cpuinfo(); 255dec286ddSYann Gautier 256278c34dfSYann Gautier board_model = dt_get_board_model(); 257278c34dfSYann Gautier if (board_model != NULL) { 25859a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 259278c34dfSYann Gautier } 260278c34dfSYann Gautier 26110e7a9e9SYann Gautier stm32mp_print_boardinfo(); 26210e7a9e9SYann Gautier 2634bdb1a7aSLionel Debieve if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 2644bdb1a7aSLionel Debieve NOTICE("Bootrom authentication %s\n", 2654bdb1a7aSLionel Debieve (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 2664bdb1a7aSLionel Debieve "failed" : "succeeded"); 2674bdb1a7aSLionel Debieve } 2684bdb1a7aSLionel Debieve 269278c34dfSYann Gautier skip_console_init: 27073680c23SYann Gautier if (stm32_iwdg_init() < 0) { 27173680c23SYann Gautier panic(); 27273680c23SYann Gautier } 27373680c23SYann Gautier 27473680c23SYann Gautier stm32_iwdg_refresh(); 27573680c23SYann Gautier 27673680c23SYann Gautier result = stm32mp1_dbgmcu_freeze_iwdg2(); 27773680c23SYann Gautier if (result != 0) { 27873680c23SYann Gautier INFO("IWDG2 freeze error : %i\n", result); 27973680c23SYann Gautier } 280278c34dfSYann Gautier 2814bdb1a7aSLionel Debieve stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key; 2824bdb1a7aSLionel Debieve stm32mp1_auth_ops.verify_signature = 2834bdb1a7aSLionel Debieve boot_context->bootrom_ecdsa_verify_signature; 2844bdb1a7aSLionel Debieve 2854bdb1a7aSLionel Debieve stm32mp_init_auth(&stm32mp1_auth_ops); 2864bdb1a7aSLionel Debieve 28710a511ceSYann Gautier stm32mp1_arch_security_setup(); 28810a511ceSYann Gautier 28959a1cdf1SYann Gautier print_reset_reason(); 29059a1cdf1SYann Gautier 291d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE 292d5a84eeaSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 293d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 294d5a84eeaSYann Gautier 2953f9c9784SYann Gautier stm32mp_io_setup(); 2964353bb20SYann Gautier } 2971989a19cSYann Gautier 2981989a19cSYann Gautier /******************************************************************************* 2991989a19cSYann Gautier * This function can be used by the platforms to update/use image 3001989a19cSYann Gautier * information for given `image_id`. 3011989a19cSYann Gautier ******************************************************************************/ 3021989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 3031989a19cSYann Gautier { 3041989a19cSYann Gautier int err = 0; 3051989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 3061989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 3071d204ee4SYann Gautier bl_mem_params_node_t *pager_mem_params __unused; 3081d204ee4SYann Gautier bl_mem_params_node_t *paged_mem_params __unused; 30929332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 31029332bcdSYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 31129332bcdSYann Gautier bl_mem_params_node_t *tos_fw_mem_params; 31229332bcdSYann Gautier unsigned int i; 31329332bcdSYann Gautier unsigned long long ddr_top __unused; 31429332bcdSYann Gautier const unsigned int image_ids[] = { 31529332bcdSYann Gautier BL32_IMAGE_ID, 31629332bcdSYann Gautier BL33_IMAGE_ID, 31729332bcdSYann Gautier HW_CONFIG_ID, 31829332bcdSYann Gautier TOS_FW_CONFIG_ID, 31929332bcdSYann Gautier }; 32029332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 3211989a19cSYann Gautier 3221989a19cSYann Gautier assert(bl_mem_params != NULL); 3231989a19cSYann Gautier 3241989a19cSYann Gautier switch (image_id) { 32529332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 32629332bcdSYann Gautier case FW_CONFIG_ID: 32729332bcdSYann Gautier /* Set global DTB info for fixed fw_config information */ 32829332bcdSYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID); 32929332bcdSYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 33029332bcdSYann Gautier 33129332bcdSYann Gautier /* Iterate through all the fw config IDs */ 33229332bcdSYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 33329332bcdSYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 33429332bcdSYann Gautier assert(bl_mem_params != NULL); 33529332bcdSYann Gautier 33629332bcdSYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 33729332bcdSYann Gautier if (config_info == NULL) { 33829332bcdSYann Gautier continue; 33929332bcdSYann Gautier } 34029332bcdSYann Gautier 34129332bcdSYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 34229332bcdSYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 34329332bcdSYann Gautier 34429332bcdSYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 34529332bcdSYann Gautier 34629332bcdSYann Gautier switch (image_ids[i]) { 34729332bcdSYann Gautier case BL32_IMAGE_ID: 34829332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 34929332bcdSYann Gautier 35029332bcdSYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 35129332bcdSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 35229332bcdSYann Gautier pager_mem_params->image_info.image_base = config_info->config_addr; 35329332bcdSYann Gautier pager_mem_params->image_info.image_max_size = 35429332bcdSYann Gautier config_info->config_max_size; 35529332bcdSYann Gautier 35629332bcdSYann Gautier /* Init base and size for pager if exist */ 35729332bcdSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 35829332bcdSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 35929332bcdSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 36029332bcdSYann Gautier STM32MP_DDR_SHMEM_SIZE); 36129332bcdSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 36229332bcdSYann Gautier break; 36329332bcdSYann Gautier 36429332bcdSYann Gautier case BL33_IMAGE_ID: 36529332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 36629332bcdSYann Gautier break; 36729332bcdSYann Gautier 36829332bcdSYann Gautier case HW_CONFIG_ID: 36929332bcdSYann Gautier case TOS_FW_CONFIG_ID: 37029332bcdSYann Gautier break; 37129332bcdSYann Gautier 37229332bcdSYann Gautier default: 37329332bcdSYann Gautier return -EINVAL; 37429332bcdSYann Gautier } 37529332bcdSYann Gautier } 37629332bcdSYann Gautier break; 37729332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 37829332bcdSYann Gautier 3791989a19cSYann Gautier case BL32_IMAGE_ID: 38084090d2cSYann Gautier if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 38184090d2cSYann Gautier /* BL32 is OP-TEE header */ 38284090d2cSYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 3831989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 3841989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 38584090d2cSYann Gautier assert((pager_mem_params != NULL) && (paged_mem_params != NULL)); 38684090d2cSYann Gautier 3871d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) 38884090d2cSYann Gautier /* Set OP-TEE extra image load areas at run-time */ 38984090d2cSYann Gautier pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 39084090d2cSYann Gautier pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE; 39184090d2cSYann Gautier 3921989a19cSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 39384090d2cSYann Gautier dt_get_ddr_size() - 39484090d2cSYann Gautier STM32MP_DDR_S_SIZE - 39584090d2cSYann Gautier STM32MP_DDR_SHMEM_SIZE; 39684090d2cSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 3971d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */ 3981989a19cSYann Gautier 3991989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 4001989a19cSYann Gautier &pager_mem_params->image_info, 4011989a19cSYann Gautier &paged_mem_params->image_info); 4021989a19cSYann Gautier if (err) { 4031989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 4041989a19cSYann Gautier panic(); 4051989a19cSYann Gautier } 4061989a19cSYann Gautier 4071989a19cSYann Gautier /* Set optee boot info from parsed header data */ 40884090d2cSYann Gautier bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base; 4091989a19cSYann Gautier bl_mem_params->ep_info.args.arg1 = 0; /* Unused */ 4101989a19cSYann Gautier bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */ 4111d204ee4SYann Gautier } else { 4121d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 4131d204ee4SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 41429332bcdSYann Gautier tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 41529332bcdSYann Gautier bl_mem_params->image_info.image_max_size += 41629332bcdSYann Gautier tos_fw_mem_params->image_info.image_max_size; 4171d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 4181d204ee4SYann Gautier bl_mem_params->ep_info.args.arg0 = 0; 41984090d2cSYann Gautier } 4201989a19cSYann Gautier break; 4211989a19cSYann Gautier 4221989a19cSYann Gautier case BL33_IMAGE_ID: 4231989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 4241989a19cSYann Gautier assert(bl32_mem_params != NULL); 4251989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 4261989a19cSYann Gautier break; 4271989a19cSYann Gautier 4281989a19cSYann Gautier default: 4291989a19cSYann Gautier /* Do nothing in default case */ 4301989a19cSYann Gautier break; 4311989a19cSYann Gautier } 4321989a19cSYann Gautier 43318b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 43418b415beSYann Gautier /* 43518b415beSYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 43618b415beSYann Gautier * We take the worst case which is 2 MMC blocks. 43718b415beSYann Gautier */ 43818b415beSYann Gautier if ((image_id != FW_CONFIG_ID) && 43918b415beSYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 44018b415beSYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 44118b415beSYann Gautier bl_mem_params->image_info.image_size, 44218b415beSYann Gautier 2U * MMC_BLOCK_SIZE); 44318b415beSYann Gautier } 44418b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 44518b415beSYann Gautier 4461989a19cSYann Gautier return err; 4471989a19cSYann Gautier } 44899080bd1SYann Gautier 44999080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void) 45099080bd1SYann Gautier { 451fa92fef0SPatrick Delaunay uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 452fa92fef0SPatrick Delaunay 453fa92fef0SPatrick Delaunay switch (boot_itf) { 4549083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 4559083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 456fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 457fa92fef0SPatrick Delaunay /* Invalidate the downloaded buffer used with io_memmap */ 458fa92fef0SPatrick Delaunay inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 459fa92fef0SPatrick Delaunay break; 4609083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 461fa92fef0SPatrick Delaunay default: 462fa92fef0SPatrick Delaunay /* Do nothing in default case */ 463fa92fef0SPatrick Delaunay break; 464fa92fef0SPatrick Delaunay } 465fa92fef0SPatrick Delaunay 46699080bd1SYann Gautier stm32mp1_security_setup(); 46799080bd1SYann Gautier } 468