xref: /rk3399_ARM-atf/plat/st/stm32mp1/bl2_plat_setup.c (revision 59a1cdf16a49ef2bf1a505290cd8b689dfd3e5a1)
14353bb20SYann Gautier /*
223684d0eSYann Gautier  * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <string.h>
909d40e0eSAntonio Nino Diaz 
104353bb20SYann Gautier #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_console.h>
1923684d0eSYann Gautier #include <drivers/st/stm32mp_pmic.h>
2009d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_rcc.h>
2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_reset.h>
2509d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2609d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
2709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2809d40e0eSAntonio Nino Diaz 
2909d40e0eSAntonio Nino Diaz #include <boot_api.h>
30cce37d44SYann Gautier #include <stm32mp1_context.h>
317839a050SYann Gautier #include <stm32mp1_dt.h>
324353bb20SYann Gautier #include <stm32mp1_private.h>
334353bb20SYann Gautier 
34cce37d44SYann Gautier static struct console_stm32 console;
35cce37d44SYann Gautier 
36*59a1cdf1SYann Gautier static void print_reset_reason(void)
37*59a1cdf1SYann Gautier {
38*59a1cdf1SYann Gautier 	uint32_t rstsr = mmio_read_32(RCC_BASE + RCC_MP_RSTSCLRR);
39*59a1cdf1SYann Gautier 
40*59a1cdf1SYann Gautier 	if (rstsr == 0U) {
41*59a1cdf1SYann Gautier 		WARN("Reset reason unknown\n");
42*59a1cdf1SYann Gautier 		return;
43*59a1cdf1SYann Gautier 	}
44*59a1cdf1SYann Gautier 
45*59a1cdf1SYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
46*59a1cdf1SYann Gautier 
47*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
48*59a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
49*59a1cdf1SYann Gautier 			INFO("System exits from STANDBY\n");
50*59a1cdf1SYann Gautier 			return;
51*59a1cdf1SYann Gautier 		}
52*59a1cdf1SYann Gautier 
53*59a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
54*59a1cdf1SYann Gautier 			INFO("MPU exits from CSTANDBY\n");
55*59a1cdf1SYann Gautier 			return;
56*59a1cdf1SYann Gautier 		}
57*59a1cdf1SYann Gautier 	}
58*59a1cdf1SYann Gautier 
59*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
60*59a1cdf1SYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
61*59a1cdf1SYann Gautier 		return;
62*59a1cdf1SYann Gautier 	}
63*59a1cdf1SYann Gautier 
64*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
65*59a1cdf1SYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
66*59a1cdf1SYann Gautier 		return;
67*59a1cdf1SYann Gautier 	}
68*59a1cdf1SYann Gautier 
69*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
70*59a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
71*59a1cdf1SYann Gautier 			INFO("  System reset generated by MCU (MCSYSRST)\n");
72*59a1cdf1SYann Gautier 		} else {
73*59a1cdf1SYann Gautier 			INFO("  Local reset generated by MCU (MCSYSRST)\n");
74*59a1cdf1SYann Gautier 		}
75*59a1cdf1SYann Gautier 		return;
76*59a1cdf1SYann Gautier 	}
77*59a1cdf1SYann Gautier 
78*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
79*59a1cdf1SYann Gautier 		INFO("  System reset generated by MPU (MPSYSRST)\n");
80*59a1cdf1SYann Gautier 		return;
81*59a1cdf1SYann Gautier 	}
82*59a1cdf1SYann Gautier 
83*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
84*59a1cdf1SYann Gautier 		INFO("  Reset due to a clock failure on HSE\n");
85*59a1cdf1SYann Gautier 		return;
86*59a1cdf1SYann Gautier 	}
87*59a1cdf1SYann Gautier 
88*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
89*59a1cdf1SYann Gautier 		INFO("  IWDG1 Reset (rst_iwdg1)\n");
90*59a1cdf1SYann Gautier 		return;
91*59a1cdf1SYann Gautier 	}
92*59a1cdf1SYann Gautier 
93*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
94*59a1cdf1SYann Gautier 		INFO("  IWDG2 Reset (rst_iwdg2)\n");
95*59a1cdf1SYann Gautier 		return;
96*59a1cdf1SYann Gautier 	}
97*59a1cdf1SYann Gautier 
98*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
99*59a1cdf1SYann Gautier 		INFO("  MPU Processor 0 Reset\n");
100*59a1cdf1SYann Gautier 		return;
101*59a1cdf1SYann Gautier 	}
102*59a1cdf1SYann Gautier 
103*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
104*59a1cdf1SYann Gautier 		INFO("  MPU Processor 1 Reset\n");
105*59a1cdf1SYann Gautier 		return;
106*59a1cdf1SYann Gautier 	}
107*59a1cdf1SYann Gautier 
108*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
109*59a1cdf1SYann Gautier 		INFO("  Pad Reset from NRST\n");
110*59a1cdf1SYann Gautier 		return;
111*59a1cdf1SYann Gautier 	}
112*59a1cdf1SYann Gautier 
113*59a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
114*59a1cdf1SYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
115*59a1cdf1SYann Gautier 		return;
116*59a1cdf1SYann Gautier 	}
117*59a1cdf1SYann Gautier 
118*59a1cdf1SYann Gautier 	ERROR("  Unidentified reset reason\n");
119*59a1cdf1SYann Gautier }
120*59a1cdf1SYann Gautier 
121*59a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0,
122*59a1cdf1SYann Gautier 				  u_register_t arg1 __unused,
123*59a1cdf1SYann Gautier 				  u_register_t arg2 __unused,
124*59a1cdf1SYann Gautier 				  u_register_t arg3 __unused)
1254353bb20SYann Gautier {
1264353bb20SYann Gautier 	stm32mp1_save_boot_ctx_address(arg0);
1274353bb20SYann Gautier }
1284353bb20SYann Gautier 
1294353bb20SYann Gautier void bl2_platform_setup(void)
1304353bb20SYann Gautier {
13110a511ceSYann Gautier 	int ret;
13210a511ceSYann Gautier 
133e4f559ffSYann Gautier 	if (dt_check_pmic()) {
134e4f559ffSYann Gautier 		initialize_pmic();
135e4f559ffSYann Gautier 	}
136e4f559ffSYann Gautier 
13710a511ceSYann Gautier 	ret = stm32mp1_ddr_probe();
13810a511ceSYann Gautier 	if (ret < 0) {
13910a511ceSYann Gautier 		ERROR("Invalid DDR init: error %d\n", ret);
14010a511ceSYann Gautier 		panic();
14110a511ceSYann Gautier 	}
14210a511ceSYann Gautier 
1434353bb20SYann Gautier 	INFO("BL2 runs SP_MIN setup\n");
1444353bb20SYann Gautier }
1454353bb20SYann Gautier 
1464353bb20SYann Gautier void bl2_el3_plat_arch_setup(void)
1474353bb20SYann Gautier {
148278c34dfSYann Gautier 	int32_t result;
149*59a1cdf1SYann Gautier 	struct dt_node_info dt_uart_info;
150278c34dfSYann Gautier 	const char *board_model;
151e58a53fbSYann Gautier 	boot_api_context_t *boot_context =
152e58a53fbSYann Gautier 		(boot_api_context_t *)stm32mp1_get_boot_ctx_address();
153278c34dfSYann Gautier 	uint32_t clk_rate;
154e58a53fbSYann Gautier 
155*59a1cdf1SYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
156*59a1cdf1SYann Gautier 			BL_CODE_END - BL_CODE_BASE,
157*59a1cdf1SYann Gautier 			MT_CODE | MT_SECURE);
158*59a1cdf1SYann Gautier 
159*59a1cdf1SYann Gautier 	/* Prevent corruption of preloaded BL32 */
160*59a1cdf1SYann Gautier 	mmap_add_region(BL32_BASE, BL32_BASE,
161*59a1cdf1SYann Gautier 			BL32_LIMIT - BL32_BASE,
162*59a1cdf1SYann Gautier 			MT_MEMORY | MT_RO | MT_SECURE);
163*59a1cdf1SYann Gautier 
164*59a1cdf1SYann Gautier 	/* Map non secure DDR for BL33 load and DDR training area restore */
165*59a1cdf1SYann Gautier 	mmap_add_region(STM32MP1_DDR_BASE,
166*59a1cdf1SYann Gautier 			STM32MP1_DDR_BASE,
167*59a1cdf1SYann Gautier 			STM32MP1_DDR_MAX_SIZE,
168*59a1cdf1SYann Gautier 			MT_MEMORY | MT_RW | MT_NS);
169*59a1cdf1SYann Gautier 
170*59a1cdf1SYann Gautier 	/* Prevent corruption of preloaded Device Tree */
171*59a1cdf1SYann Gautier 	mmap_add_region(DTB_BASE, DTB_BASE,
172*59a1cdf1SYann Gautier 			DTB_LIMIT - DTB_BASE,
173*59a1cdf1SYann Gautier 			MT_MEMORY | MT_RO | MT_SECURE);
174*59a1cdf1SYann Gautier 
175*59a1cdf1SYann Gautier 	configure_mmu();
176*59a1cdf1SYann Gautier 
177*59a1cdf1SYann Gautier 	if (dt_open_and_check() < 0) {
178*59a1cdf1SYann Gautier 		panic();
179*59a1cdf1SYann Gautier 	}
180*59a1cdf1SYann Gautier 
1814353bb20SYann Gautier 	/*
1824353bb20SYann Gautier 	 * Disable the backup domain write protection.
1834353bb20SYann Gautier 	 * The protection is enable at each reset by hardware
1844353bb20SYann Gautier 	 * and must be disabled by software.
1854353bb20SYann Gautier 	 */
1864353bb20SYann Gautier 	mmio_setbits_32(PWR_BASE + PWR_CR1, PWR_CR1_DBP);
1874353bb20SYann Gautier 
1884353bb20SYann Gautier 	while ((mmio_read_32(PWR_BASE + PWR_CR1) & PWR_CR1_DBP) == 0U) {
1894353bb20SYann Gautier 		;
1904353bb20SYann Gautier 	}
1914353bb20SYann Gautier 
1924353bb20SYann Gautier 	/* Reset backup domain on cold boot cases */
1934353bb20SYann Gautier 	if ((mmio_read_32(RCC_BASE + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
1944353bb20SYann Gautier 		mmio_setbits_32(RCC_BASE + RCC_BDCR, RCC_BDCR_VSWRST);
1954353bb20SYann Gautier 
1964353bb20SYann Gautier 		while ((mmio_read_32(RCC_BASE + RCC_BDCR) & RCC_BDCR_VSWRST) ==
1974353bb20SYann Gautier 		       0U) {
1984353bb20SYann Gautier 			;
1994353bb20SYann Gautier 		}
2004353bb20SYann Gautier 
2014353bb20SYann Gautier 		mmio_clrbits_32(RCC_BASE + RCC_BDCR, RCC_BDCR_VSWRST);
2024353bb20SYann Gautier 	}
2034353bb20SYann Gautier 
2044353bb20SYann Gautier 	generic_delay_timer_init();
2054353bb20SYann Gautier 
2067839a050SYann Gautier 	if (stm32mp1_clk_probe() < 0) {
2077839a050SYann Gautier 		panic();
2087839a050SYann Gautier 	}
2097839a050SYann Gautier 
2107839a050SYann Gautier 	if (stm32mp1_clk_init() < 0) {
2117839a050SYann Gautier 		panic();
2127839a050SYann Gautier 	}
2137839a050SYann Gautier 
214*59a1cdf1SYann Gautier 	result = dt_get_stdout_uart_info(&dt_uart_info);
215278c34dfSYann Gautier 
216278c34dfSYann Gautier 	if ((result <= 0) ||
217*59a1cdf1SYann Gautier 	    (dt_uart_info.status == 0U) ||
218*59a1cdf1SYann Gautier 	    (dt_uart_info.clock < 0) ||
219*59a1cdf1SYann Gautier 	    (dt_uart_info.reset < 0)) {
220278c34dfSYann Gautier 		goto skip_console_init;
221278c34dfSYann Gautier 	}
222278c34dfSYann Gautier 
223278c34dfSYann Gautier 	if (dt_set_stdout_pinctrl() != 0) {
224278c34dfSYann Gautier 		goto skip_console_init;
225278c34dfSYann Gautier 	}
226278c34dfSYann Gautier 
227*59a1cdf1SYann Gautier 	if (stm32mp1_clk_enable((unsigned long)dt_uart_info.clock) != 0) {
228278c34dfSYann Gautier 		goto skip_console_init;
229278c34dfSYann Gautier 	}
230278c34dfSYann Gautier 
231*59a1cdf1SYann Gautier 	stm32mp1_reset_assert((uint32_t)dt_uart_info.reset);
232278c34dfSYann Gautier 	udelay(2);
233*59a1cdf1SYann Gautier 	stm32mp1_reset_deassert((uint32_t)dt_uart_info.reset);
234278c34dfSYann Gautier 	mdelay(1);
235278c34dfSYann Gautier 
236*59a1cdf1SYann Gautier 	clk_rate = stm32mp1_clk_get_rate((unsigned long)dt_uart_info.clock);
237278c34dfSYann Gautier 
238*59a1cdf1SYann Gautier 	if (console_stm32_register(dt_uart_info.base, clk_rate,
239cce37d44SYann Gautier 				   STM32MP1_UART_BAUDRATE, &console) == 0) {
240278c34dfSYann Gautier 		panic();
241278c34dfSYann Gautier 	}
242278c34dfSYann Gautier 
243278c34dfSYann Gautier 	board_model = dt_get_board_model();
244278c34dfSYann Gautier 	if (board_model != NULL) {
245*59a1cdf1SYann Gautier 		NOTICE("Model: %s\n", board_model);
246278c34dfSYann Gautier 	}
247278c34dfSYann Gautier 
248278c34dfSYann Gautier skip_console_init:
249278c34dfSYann Gautier 
250e58a53fbSYann Gautier 	if (stm32_save_boot_interface(boot_context->boot_interface_selected,
251e58a53fbSYann Gautier 				      boot_context->boot_interface_instance) !=
252e58a53fbSYann Gautier 	    0) {
253e58a53fbSYann Gautier 		ERROR("Cannot save boot interface\n");
254e58a53fbSYann Gautier 	}
255e58a53fbSYann Gautier 
25610a511ceSYann Gautier 	stm32mp1_arch_security_setup();
25710a511ceSYann Gautier 
258*59a1cdf1SYann Gautier 	print_reset_reason();
259*59a1cdf1SYann Gautier 
2604353bb20SYann Gautier 	stm32mp1_io_setup();
2614353bb20SYann Gautier }
262