xref: /rk3399_ARM-atf/plat/st/stm32mp1/bl2_plat_setup.c (revision 5813e6edbc81c9cb0959007cbd86e30c7c87c46c)
14353bb20SYann Gautier /*
284686ba3SYann Gautier  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <string.h>
909d40e0eSAntonio Nino Diaz 
104353bb20SYann Gautier #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
18f33b2433SYann Gautier #include <drivers/st/bsec.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_console.h>
2073680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
2123684d0eSYann Gautier #include <drivers/st/stm32mp_pmic.h>
223f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h>
2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
2509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
2609d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
271989a19cSYann Gautier #include <lib/optee_utils.h>
2809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
2909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
3009d40e0eSAntonio Nino Diaz 
31cce37d44SYann Gautier #include <stm32mp1_context.h>
3273680c23SYann Gautier #include <stm32mp1_dbgmcu.h>
334353bb20SYann Gautier 
34c10db6deSAndre Przywara static console_t console;
354bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops;
36cce37d44SYann Gautier 
3759a1cdf1SYann Gautier static void print_reset_reason(void)
3859a1cdf1SYann Gautier {
397ae58c6bSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
4059a1cdf1SYann Gautier 
4159a1cdf1SYann Gautier 	if (rstsr == 0U) {
4259a1cdf1SYann Gautier 		WARN("Reset reason unknown\n");
4359a1cdf1SYann Gautier 		return;
4459a1cdf1SYann Gautier 	}
4559a1cdf1SYann Gautier 
4659a1cdf1SYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
4759a1cdf1SYann Gautier 
4859a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
4959a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
5059a1cdf1SYann Gautier 			INFO("System exits from STANDBY\n");
5159a1cdf1SYann Gautier 			return;
5259a1cdf1SYann Gautier 		}
5359a1cdf1SYann Gautier 
5459a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
5559a1cdf1SYann Gautier 			INFO("MPU exits from CSTANDBY\n");
5659a1cdf1SYann Gautier 			return;
5759a1cdf1SYann Gautier 		}
5859a1cdf1SYann Gautier 	}
5959a1cdf1SYann Gautier 
6059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
6159a1cdf1SYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
6259a1cdf1SYann Gautier 		return;
6359a1cdf1SYann Gautier 	}
6459a1cdf1SYann Gautier 
6559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
6659a1cdf1SYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
6759a1cdf1SYann Gautier 		return;
6859a1cdf1SYann Gautier 	}
6959a1cdf1SYann Gautier 
7059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
7159a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
7259a1cdf1SYann Gautier 			INFO("  System reset generated by MCU (MCSYSRST)\n");
7359a1cdf1SYann Gautier 		} else {
7459a1cdf1SYann Gautier 			INFO("  Local reset generated by MCU (MCSYSRST)\n");
7559a1cdf1SYann Gautier 		}
7659a1cdf1SYann Gautier 		return;
7759a1cdf1SYann Gautier 	}
7859a1cdf1SYann Gautier 
7959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
8059a1cdf1SYann Gautier 		INFO("  System reset generated by MPU (MPSYSRST)\n");
8159a1cdf1SYann Gautier 		return;
8259a1cdf1SYann Gautier 	}
8359a1cdf1SYann Gautier 
8459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
8559a1cdf1SYann Gautier 		INFO("  Reset due to a clock failure on HSE\n");
8659a1cdf1SYann Gautier 		return;
8759a1cdf1SYann Gautier 	}
8859a1cdf1SYann Gautier 
8959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
9059a1cdf1SYann Gautier 		INFO("  IWDG1 Reset (rst_iwdg1)\n");
9159a1cdf1SYann Gautier 		return;
9259a1cdf1SYann Gautier 	}
9359a1cdf1SYann Gautier 
9459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
9559a1cdf1SYann Gautier 		INFO("  IWDG2 Reset (rst_iwdg2)\n");
9659a1cdf1SYann Gautier 		return;
9759a1cdf1SYann Gautier 	}
9859a1cdf1SYann Gautier 
9959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
10059a1cdf1SYann Gautier 		INFO("  MPU Processor 0 Reset\n");
10159a1cdf1SYann Gautier 		return;
10259a1cdf1SYann Gautier 	}
10359a1cdf1SYann Gautier 
10459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
10559a1cdf1SYann Gautier 		INFO("  MPU Processor 1 Reset\n");
10659a1cdf1SYann Gautier 		return;
10759a1cdf1SYann Gautier 	}
10859a1cdf1SYann Gautier 
10959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
11059a1cdf1SYann Gautier 		INFO("  Pad Reset from NRST\n");
11159a1cdf1SYann Gautier 		return;
11259a1cdf1SYann Gautier 	}
11359a1cdf1SYann Gautier 
11459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
11559a1cdf1SYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
11659a1cdf1SYann Gautier 		return;
11759a1cdf1SYann Gautier 	}
11859a1cdf1SYann Gautier 
11959a1cdf1SYann Gautier 	ERROR("  Unidentified reset reason\n");
12059a1cdf1SYann Gautier }
12159a1cdf1SYann Gautier 
12259a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0,
12359a1cdf1SYann Gautier 				  u_register_t arg1 __unused,
12459a1cdf1SYann Gautier 				  u_register_t arg2 __unused,
12559a1cdf1SYann Gautier 				  u_register_t arg3 __unused)
1264353bb20SYann Gautier {
1273f9c9784SYann Gautier 	stm32mp_save_boot_ctx_address(arg0);
1284353bb20SYann Gautier }
1294353bb20SYann Gautier 
1304353bb20SYann Gautier void bl2_platform_setup(void)
1314353bb20SYann Gautier {
13210a511ceSYann Gautier 	int ret;
13384686ba3SYann Gautier 	uint32_t ddr_ns_size;
13410a511ceSYann Gautier 
135d82d4ff0SYann Gautier 	if (dt_pmic_status() > 0) {
136e4f559ffSYann Gautier 		initialize_pmic();
137e4f559ffSYann Gautier 	}
138e4f559ffSYann Gautier 
13910a511ceSYann Gautier 	ret = stm32mp1_ddr_probe();
14010a511ceSYann Gautier 	if (ret < 0) {
14110a511ceSYann Gautier 		ERROR("Invalid DDR init: error %d\n", ret);
14210a511ceSYann Gautier 		panic();
14310a511ceSYann Gautier 	}
14410a511ceSYann Gautier 
14584686ba3SYann Gautier 	ddr_ns_size = stm32mp_get_ddr_ns_size();
14684686ba3SYann Gautier 	assert(ddr_ns_size > 0U);
14784686ba3SYann Gautier 
14884686ba3SYann Gautier 	/* Map non secure DDR for BL33 load, now with cacheable attribute */
14984686ba3SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
15084686ba3SYann Gautier 				      ddr_ns_size, MT_MEMORY | MT_RW | MT_NS);
15184686ba3SYann Gautier 	assert(ret == 0);
15284686ba3SYann Gautier 
1531989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1541989a19cSYann Gautier 	INFO("BL2 runs OP-TEE setup\n");
15584686ba3SYann Gautier 
15684686ba3SYann Gautier 	/* Map secure DDR for OP-TEE paged area */
15784686ba3SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE + ddr_ns_size,
15884686ba3SYann Gautier 				      STM32MP_DDR_BASE + ddr_ns_size,
15984686ba3SYann Gautier 				      STM32MP_DDR_S_SIZE,
16084686ba3SYann Gautier 				      MT_MEMORY | MT_RW | MT_SECURE);
16184686ba3SYann Gautier 	assert(ret == 0);
16284686ba3SYann Gautier 
1631989a19cSYann Gautier 	/* Initialize tzc400 after DDR initialization */
1641989a19cSYann Gautier 	stm32mp1_security_setup();
1651989a19cSYann Gautier #else
1664353bb20SYann Gautier 	INFO("BL2 runs SP_MIN setup\n");
1671989a19cSYann Gautier #endif
1684353bb20SYann Gautier }
1694353bb20SYann Gautier 
1704353bb20SYann Gautier void bl2_el3_plat_arch_setup(void)
1714353bb20SYann Gautier {
172278c34dfSYann Gautier 	int32_t result;
17359a1cdf1SYann Gautier 	struct dt_node_info dt_uart_info;
174278c34dfSYann Gautier 	const char *board_model;
175e58a53fbSYann Gautier 	boot_api_context_t *boot_context =
1763f9c9784SYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
177278c34dfSYann Gautier 	uint32_t clk_rate;
1787ae58c6bSYann Gautier 	uintptr_t pwr_base;
1797ae58c6bSYann Gautier 	uintptr_t rcc_base;
180e58a53fbSYann Gautier 
18159a1cdf1SYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
18259a1cdf1SYann Gautier 			BL_CODE_END - BL_CODE_BASE,
18359a1cdf1SYann Gautier 			MT_CODE | MT_SECURE);
18459a1cdf1SYann Gautier 
1851989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1861989a19cSYann Gautier 	mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
1871989a19cSYann Gautier 			STM32MP_OPTEE_SIZE,
1881989a19cSYann Gautier 			MT_MEMORY | MT_RW | MT_SECURE);
1891989a19cSYann Gautier #else
19059a1cdf1SYann Gautier 	/* Prevent corruption of preloaded BL32 */
19159a1cdf1SYann Gautier 	mmap_add_region(BL32_BASE, BL32_BASE,
19259a1cdf1SYann Gautier 			BL32_LIMIT - BL32_BASE,
1939c52e69fSYann Gautier 			MT_RO_DATA | MT_SECURE);
1941989a19cSYann Gautier #endif
19559a1cdf1SYann Gautier 	/* Prevent corruption of preloaded Device Tree */
19659a1cdf1SYann Gautier 	mmap_add_region(DTB_BASE, DTB_BASE,
19759a1cdf1SYann Gautier 			DTB_LIMIT - DTB_BASE,
1989c52e69fSYann Gautier 			MT_RO_DATA | MT_SECURE);
19959a1cdf1SYann Gautier 
20059a1cdf1SYann Gautier 	configure_mmu();
20159a1cdf1SYann Gautier 
20259a1cdf1SYann Gautier 	if (dt_open_and_check() < 0) {
20359a1cdf1SYann Gautier 		panic();
20459a1cdf1SYann Gautier 	}
20559a1cdf1SYann Gautier 
2067ae58c6bSYann Gautier 	pwr_base = stm32mp_pwr_base();
2077ae58c6bSYann Gautier 	rcc_base = stm32mp_rcc_base();
2087ae58c6bSYann Gautier 
2094353bb20SYann Gautier 	/*
2104353bb20SYann Gautier 	 * Disable the backup domain write protection.
2114353bb20SYann Gautier 	 * The protection is enable at each reset by hardware
2124353bb20SYann Gautier 	 * and must be disabled by software.
2134353bb20SYann Gautier 	 */
2147ae58c6bSYann Gautier 	mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
2154353bb20SYann Gautier 
2167ae58c6bSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
2174353bb20SYann Gautier 		;
2184353bb20SYann Gautier 	}
2194353bb20SYann Gautier 
220f33b2433SYann Gautier 	if (bsec_probe() != 0) {
221f33b2433SYann Gautier 		panic();
222f33b2433SYann Gautier 	}
223f33b2433SYann Gautier 
2244353bb20SYann Gautier 	/* Reset backup domain on cold boot cases */
2257ae58c6bSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
2267ae58c6bSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2274353bb20SYann Gautier 
2287ae58c6bSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
2294353bb20SYann Gautier 		       0U) {
2304353bb20SYann Gautier 			;
2314353bb20SYann Gautier 		}
2324353bb20SYann Gautier 
2337ae58c6bSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2344353bb20SYann Gautier 	}
2354353bb20SYann Gautier 
236b053a22eSYann Gautier 	/* Disable MCKPROT */
237b053a22eSYann Gautier 	mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
238b053a22eSYann Gautier 
2394353bb20SYann Gautier 	generic_delay_timer_init();
2404353bb20SYann Gautier 
2417839a050SYann Gautier 	if (stm32mp1_clk_probe() < 0) {
2427839a050SYann Gautier 		panic();
2437839a050SYann Gautier 	}
2447839a050SYann Gautier 
2457839a050SYann Gautier 	if (stm32mp1_clk_init() < 0) {
2467839a050SYann Gautier 		panic();
2477839a050SYann Gautier 	}
2487839a050SYann Gautier 
249f33b2433SYann Gautier 	stm32mp1_syscfg_init();
250f33b2433SYann Gautier 
25159a1cdf1SYann Gautier 	result = dt_get_stdout_uart_info(&dt_uart_info);
252278c34dfSYann Gautier 
253278c34dfSYann Gautier 	if ((result <= 0) ||
25459a1cdf1SYann Gautier 	    (dt_uart_info.status == 0U) ||
25559a1cdf1SYann Gautier 	    (dt_uart_info.clock < 0) ||
25659a1cdf1SYann Gautier 	    (dt_uart_info.reset < 0)) {
257278c34dfSYann Gautier 		goto skip_console_init;
258278c34dfSYann Gautier 	}
259278c34dfSYann Gautier 
260278c34dfSYann Gautier 	if (dt_set_stdout_pinctrl() != 0) {
261278c34dfSYann Gautier 		goto skip_console_init;
262278c34dfSYann Gautier 	}
263278c34dfSYann Gautier 
2640d21680cSYann Gautier 	stm32mp_clk_enable((unsigned long)dt_uart_info.clock);
265278c34dfSYann Gautier 
2663f9c9784SYann Gautier 	stm32mp_reset_assert((uint32_t)dt_uart_info.reset);
267278c34dfSYann Gautier 	udelay(2);
2683f9c9784SYann Gautier 	stm32mp_reset_deassert((uint32_t)dt_uart_info.reset);
269278c34dfSYann Gautier 	mdelay(1);
270278c34dfSYann Gautier 
2713f9c9784SYann Gautier 	clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock);
272278c34dfSYann Gautier 
27359a1cdf1SYann Gautier 	if (console_stm32_register(dt_uart_info.base, clk_rate,
2743f9c9784SYann Gautier 				   STM32MP_UART_BAUDRATE, &console) == 0) {
275278c34dfSYann Gautier 		panic();
276278c34dfSYann Gautier 	}
277278c34dfSYann Gautier 
278c10db6deSAndre Przywara 	console_set_scope(&console, CONSOLE_FLAG_BOOT |
279ebf851edSYann Gautier 			  CONSOLE_FLAG_CRASH | CONSOLE_FLAG_TRANSLATE_CRLF);
280ebf851edSYann Gautier 
281dec286ddSYann Gautier 	stm32mp_print_cpuinfo();
282dec286ddSYann Gautier 
283278c34dfSYann Gautier 	board_model = dt_get_board_model();
284278c34dfSYann Gautier 	if (board_model != NULL) {
28559a1cdf1SYann Gautier 		NOTICE("Model: %s\n", board_model);
286278c34dfSYann Gautier 	}
287278c34dfSYann Gautier 
28810e7a9e9SYann Gautier 	stm32mp_print_boardinfo();
28910e7a9e9SYann Gautier 
2904bdb1a7aSLionel Debieve 	if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
2914bdb1a7aSLionel Debieve 		NOTICE("Bootrom authentication %s\n",
2924bdb1a7aSLionel Debieve 		       (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
2934bdb1a7aSLionel Debieve 		       "failed" : "succeeded");
2944bdb1a7aSLionel Debieve 	}
2954bdb1a7aSLionel Debieve 
296278c34dfSYann Gautier skip_console_init:
29773680c23SYann Gautier 	if (stm32_iwdg_init() < 0) {
29873680c23SYann Gautier 		panic();
29973680c23SYann Gautier 	}
30073680c23SYann Gautier 
30173680c23SYann Gautier 	stm32_iwdg_refresh();
30273680c23SYann Gautier 
30373680c23SYann Gautier 	result = stm32mp1_dbgmcu_freeze_iwdg2();
30473680c23SYann Gautier 	if (result != 0) {
30573680c23SYann Gautier 		INFO("IWDG2 freeze error : %i\n", result);
30673680c23SYann Gautier 	}
307278c34dfSYann Gautier 
308e58a53fbSYann Gautier 	if (stm32_save_boot_interface(boot_context->boot_interface_selected,
309e58a53fbSYann Gautier 				      boot_context->boot_interface_instance) !=
310e58a53fbSYann Gautier 	    0) {
311e58a53fbSYann Gautier 		ERROR("Cannot save boot interface\n");
312e58a53fbSYann Gautier 	}
313e58a53fbSYann Gautier 
3144bdb1a7aSLionel Debieve 	stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key;
3154bdb1a7aSLionel Debieve 	stm32mp1_auth_ops.verify_signature =
3164bdb1a7aSLionel Debieve 		boot_context->bootrom_ecdsa_verify_signature;
3174bdb1a7aSLionel Debieve 
3184bdb1a7aSLionel Debieve 	stm32mp_init_auth(&stm32mp1_auth_ops);
3194bdb1a7aSLionel Debieve 
32010a511ceSYann Gautier 	stm32mp1_arch_security_setup();
32110a511ceSYann Gautier 
32259a1cdf1SYann Gautier 	print_reset_reason();
32359a1cdf1SYann Gautier 
3243f9c9784SYann Gautier 	stm32mp_io_setup();
3254353bb20SYann Gautier }
3261989a19cSYann Gautier 
3271989a19cSYann Gautier #if defined(AARCH32_SP_OPTEE)
3281989a19cSYann Gautier /*******************************************************************************
3291989a19cSYann Gautier  * This function can be used by the platforms to update/use image
3301989a19cSYann Gautier  * information for given `image_id`.
3311989a19cSYann Gautier  ******************************************************************************/
3321989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
3331989a19cSYann Gautier {
3341989a19cSYann Gautier 	int err = 0;
3351989a19cSYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
3361989a19cSYann Gautier 	bl_mem_params_node_t *bl32_mem_params;
3371989a19cSYann Gautier 	bl_mem_params_node_t *pager_mem_params;
3381989a19cSYann Gautier 	bl_mem_params_node_t *paged_mem_params;
3391989a19cSYann Gautier 
3401989a19cSYann Gautier 	assert(bl_mem_params != NULL);
3411989a19cSYann Gautier 
3421989a19cSYann Gautier 	switch (image_id) {
3431989a19cSYann Gautier 	case BL32_IMAGE_ID:
3441989a19cSYann Gautier 		bl_mem_params->ep_info.pc =
3451989a19cSYann Gautier 					bl_mem_params->image_info.image_base;
3461989a19cSYann Gautier 
3471989a19cSYann Gautier 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
3481989a19cSYann Gautier 		assert(pager_mem_params != NULL);
3491989a19cSYann Gautier 		pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
3501989a19cSYann Gautier 		pager_mem_params->image_info.image_max_size =
3511989a19cSYann Gautier 			STM32MP_OPTEE_SIZE;
3521989a19cSYann Gautier 
3531989a19cSYann Gautier 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
3541989a19cSYann Gautier 		assert(paged_mem_params != NULL);
3551989a19cSYann Gautier 		paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
356*5813e6edSYann Gautier 			stm32mp_get_ddr_ns_size();
3571989a19cSYann Gautier 		paged_mem_params->image_info.image_max_size =
3581989a19cSYann Gautier 			STM32MP_DDR_S_SIZE;
3591989a19cSYann Gautier 
3601989a19cSYann Gautier 		err = parse_optee_header(&bl_mem_params->ep_info,
3611989a19cSYann Gautier 					 &pager_mem_params->image_info,
3621989a19cSYann Gautier 					 &paged_mem_params->image_info);
3631989a19cSYann Gautier 		if (err) {
3641989a19cSYann Gautier 			ERROR("OPTEE header parse error.\n");
3651989a19cSYann Gautier 			panic();
3661989a19cSYann Gautier 		}
3671989a19cSYann Gautier 
3681989a19cSYann Gautier 		/* Set optee boot info from parsed header data */
3691989a19cSYann Gautier 		bl_mem_params->ep_info.pc =
3701989a19cSYann Gautier 				pager_mem_params->image_info.image_base;
3711989a19cSYann Gautier 		bl_mem_params->ep_info.args.arg0 =
3721989a19cSYann Gautier 				paged_mem_params->image_info.image_base;
3731989a19cSYann Gautier 		bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
3741989a19cSYann Gautier 		bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
3751989a19cSYann Gautier 		break;
3761989a19cSYann Gautier 
3771989a19cSYann Gautier 	case BL33_IMAGE_ID:
3781989a19cSYann Gautier 		bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
3791989a19cSYann Gautier 		assert(bl32_mem_params != NULL);
3801989a19cSYann Gautier 		bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
3811989a19cSYann Gautier 		break;
3821989a19cSYann Gautier 
3831989a19cSYann Gautier 	default:
3841989a19cSYann Gautier 		/* Do nothing in default case */
3851989a19cSYann Gautier 		break;
3861989a19cSYann Gautier 	}
3871989a19cSYann Gautier 
3881989a19cSYann Gautier 	return err;
3891989a19cSYann Gautier }
3901989a19cSYann Gautier #endif
391