14353bb20SYann Gautier /* 21f4513cbSYann Gautier * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 829332bcdSYann Gautier #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1618b415beSYann Gautier #include <drivers/mmc.h> 17f33b2433SYann Gautier #include <drivers/st/bsec.h> 18967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h> 1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 2027423744SNicolas Le Bayon #include <drivers/st/stm32_rng.h> 21acf28c26SYann Gautier #include <drivers/st/stm32_uart.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 25ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2629332bcdSYann Gautier #include <lib/fconf/fconf.h> 2729332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 2809d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 291989a19cSYann Gautier #include <lib/optee_utils.h> 3009d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 3109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3209d40e0eSAntonio Nino Diaz 33ff7675ebSYann Gautier #include <platform_def.h> 34ba02add9SSughosh Ganu #include <stm32mp_common.h> 3573680c23SYann Gautier #include <stm32mp1_dbgmcu.h> 364353bb20SYann Gautier 37ac4b8b06SLionel Debieve #if DEBUG 38ac4b8b06SLionel Debieve static const char debug_msg[] = { 39ac4b8b06SLionel Debieve "***************************************************\n" 40ac4b8b06SLionel Debieve "** DEBUG ACCESS PORT IS OPEN! **\n" 41ac4b8b06SLionel Debieve "** This boot image is only for debugging purpose **\n" 42ac4b8b06SLionel Debieve "** and is unsafe for production use. **\n" 43ac4b8b06SLionel Debieve "** **\n" 44ac4b8b06SLionel Debieve "** If you see this message and you are not **\n" 45ac4b8b06SLionel Debieve "** debugging report this immediately to your **\n" 46ac4b8b06SLionel Debieve "** vendor! **\n" 47ac4b8b06SLionel Debieve "***************************************************\n" 48ac4b8b06SLionel Debieve }; 49ac4b8b06SLionel Debieve #endif 50ac4b8b06SLionel Debieve 5159a1cdf1SYann Gautier static void print_reset_reason(void) 5259a1cdf1SYann Gautier { 537ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 5459a1cdf1SYann Gautier 5559a1cdf1SYann Gautier if (rstsr == 0U) { 5659a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 5759a1cdf1SYann Gautier return; 5859a1cdf1SYann Gautier } 5959a1cdf1SYann Gautier 6059a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 6159a1cdf1SYann Gautier 6259a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 6359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 6459a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 6559a1cdf1SYann Gautier return; 6659a1cdf1SYann Gautier } 6759a1cdf1SYann Gautier 6859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 6959a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 7059a1cdf1SYann Gautier return; 7159a1cdf1SYann Gautier } 7259a1cdf1SYann Gautier } 7359a1cdf1SYann Gautier 7459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 7559a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 7659a1cdf1SYann Gautier return; 7759a1cdf1SYann Gautier } 7859a1cdf1SYann Gautier 7959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 8059a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 8159a1cdf1SYann Gautier return; 8259a1cdf1SYann Gautier } 8359a1cdf1SYann Gautier 84111a384cSYann Gautier #if STM32MP15 8559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 8659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 8759a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 8859a1cdf1SYann Gautier } else { 8959a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 9059a1cdf1SYann Gautier } 9159a1cdf1SYann Gautier return; 9259a1cdf1SYann Gautier } 93111a384cSYann Gautier #endif 9459a1cdf1SYann Gautier 9559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 9659a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 9759a1cdf1SYann Gautier return; 9859a1cdf1SYann Gautier } 9959a1cdf1SYann Gautier 10059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 10159a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 10259a1cdf1SYann Gautier return; 10359a1cdf1SYann Gautier } 10459a1cdf1SYann Gautier 10559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 10659a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 10759a1cdf1SYann Gautier return; 10859a1cdf1SYann Gautier } 10959a1cdf1SYann Gautier 11059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 11159a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 11259a1cdf1SYann Gautier return; 11359a1cdf1SYann Gautier } 11459a1cdf1SYann Gautier 11559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 11659a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 11759a1cdf1SYann Gautier return; 11859a1cdf1SYann Gautier } 11959a1cdf1SYann Gautier 120111a384cSYann Gautier #if STM32MP15 12159a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 12259a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 12359a1cdf1SYann Gautier return; 12459a1cdf1SYann Gautier } 125111a384cSYann Gautier #endif 12659a1cdf1SYann Gautier 12759a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 12859a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 12959a1cdf1SYann Gautier return; 13059a1cdf1SYann Gautier } 13159a1cdf1SYann Gautier 13259a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 13359a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 13459a1cdf1SYann Gautier return; 13559a1cdf1SYann Gautier } 13659a1cdf1SYann Gautier 13759a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 13859a1cdf1SYann Gautier } 13959a1cdf1SYann Gautier 14059a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 14159a1cdf1SYann Gautier u_register_t arg1 __unused, 14259a1cdf1SYann Gautier u_register_t arg2 __unused, 14359a1cdf1SYann Gautier u_register_t arg3 __unused) 1444353bb20SYann Gautier { 145c768b2b2SYann Gautier stm32mp_setup_early_console(); 146c768b2b2SYann Gautier 1473f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1484353bb20SYann Gautier } 1494353bb20SYann Gautier 1504353bb20SYann Gautier void bl2_platform_setup(void) 1514353bb20SYann Gautier { 15210a511ceSYann Gautier int ret; 15310a511ceSYann Gautier 15410a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 15510a511ceSYann Gautier if (ret < 0) { 15610a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 15710a511ceSYann Gautier panic(); 15810a511ceSYann Gautier } 15910a511ceSYann Gautier 160c1ad41fbSYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 16184686ba3SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 162c1ad41fbSYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 163c1ad41fbSYann Gautier if (ret < 0) { 164c1ad41fbSYann Gautier ERROR("DDR mapping: error %d\n", ret); 165c1ad41fbSYann Gautier panic(); 166c1ad41fbSYann Gautier } 16784686ba3SYann Gautier 1681d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1691989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1701989a19cSYann Gautier INFO("BL2 runs OP-TEE setup\n"); 1711989a19cSYann Gautier #else 1724353bb20SYann Gautier INFO("BL2 runs SP_MIN setup\n"); 1731989a19cSYann Gautier #endif 1741d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1754353bb20SYann Gautier } 1764353bb20SYann Gautier 177111a384cSYann Gautier #if STM32MP15 178f5a3688bSYann Gautier static void update_monotonic_counter(void) 179f5a3688bSYann Gautier { 180f5a3688bSYann Gautier uint32_t version; 181f5a3688bSYann Gautier uint32_t otp; 182f5a3688bSYann Gautier 183f5a3688bSYann Gautier CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE, 184f5a3688bSYann Gautier assert_stm32mp1_monotonic_counter_reach_max); 185f5a3688bSYann Gautier 186f5a3688bSYann Gautier /* Check if monotonic counter needs to be incremented */ 187f5a3688bSYann Gautier if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) { 188f5a3688bSYann Gautier panic(); 189f5a3688bSYann Gautier } 190f5a3688bSYann Gautier 191f5a3688bSYann Gautier if (stm32_get_otp_value_from_idx(otp, &version) != 0) { 192f5a3688bSYann Gautier panic(); 193f5a3688bSYann Gautier } 194f5a3688bSYann Gautier 195f5a3688bSYann Gautier if ((version + 1U) < BIT(STM32_TF_VERSION)) { 196f5a3688bSYann Gautier uint32_t result; 197f5a3688bSYann Gautier 198f5a3688bSYann Gautier /* Need to increment the monotonic counter. */ 199f5a3688bSYann Gautier version = BIT(STM32_TF_VERSION) - 1U; 200f5a3688bSYann Gautier 201f5a3688bSYann Gautier result = bsec_program_otp(version, otp); 202f5a3688bSYann Gautier if (result != BSEC_OK) { 203f5a3688bSYann Gautier ERROR("BSEC: MONOTONIC_OTP program Error %u\n", 204f5a3688bSYann Gautier result); 205f5a3688bSYann Gautier panic(); 206f5a3688bSYann Gautier } 207f5a3688bSYann Gautier INFO("Monotonic counter has been incremented (value 0x%x)\n", 208f5a3688bSYann Gautier version); 209f5a3688bSYann Gautier } 210f5a3688bSYann Gautier } 211111a384cSYann Gautier #endif 212f5a3688bSYann Gautier 2134353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 2144353bb20SYann Gautier { 215278c34dfSYann Gautier const char *board_model; 216e58a53fbSYann Gautier boot_api_context_t *boot_context = 2173f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 2187ae58c6bSYann Gautier uintptr_t pwr_base; 2197ae58c6bSYann Gautier uintptr_t rcc_base; 220e58a53fbSYann Gautier 221072d7532SNicolas Le Bayon if (bsec_probe() != 0U) { 222072d7532SNicolas Le Bayon panic(); 223072d7532SNicolas Le Bayon } 224072d7532SNicolas Le Bayon 22559a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 22659a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 22759a1cdf1SYann Gautier MT_CODE | MT_SECURE); 22859a1cdf1SYann Gautier 2291d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 2301989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 2311989a19cSYann Gautier mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 2321989a19cSYann Gautier STM32MP_OPTEE_SIZE, 2331989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 23484090d2cSYann Gautier #else 23584090d2cSYann Gautier /* Prevent corruption of preloaded BL32 */ 23684090d2cSYann Gautier mmap_add_region(BL32_BASE, BL32_BASE, 23784090d2cSYann Gautier BL32_LIMIT - BL32_BASE, 23884090d2cSYann Gautier MT_RO_DATA | MT_SECURE); 2391989a19cSYann Gautier #endif 2401d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 2411d204ee4SYann Gautier 24259a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 24359a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 24459a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 2459c52e69fSYann Gautier MT_RO_DATA | MT_SECURE); 24659a1cdf1SYann Gautier 24759a1cdf1SYann Gautier configure_mmu(); 24859a1cdf1SYann Gautier 249c20b0606SYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 25059a1cdf1SYann Gautier panic(); 25159a1cdf1SYann Gautier } 25259a1cdf1SYann Gautier 2537ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 2547ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 2557ae58c6bSYann Gautier 2564353bb20SYann Gautier /* 2574353bb20SYann Gautier * Disable the backup domain write protection. 2584353bb20SYann Gautier * The protection is enable at each reset by hardware 2594353bb20SYann Gautier * and must be disabled by software. 2604353bb20SYann Gautier */ 2617ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2624353bb20SYann Gautier 2637ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2644353bb20SYann Gautier ; 2654353bb20SYann Gautier } 2664353bb20SYann Gautier 2674353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2687ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2697ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2704353bb20SYann Gautier 2717ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2724353bb20SYann Gautier 0U) { 2734353bb20SYann Gautier ; 2744353bb20SYann Gautier } 2754353bb20SYann Gautier 2767ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2774353bb20SYann Gautier } 2784353bb20SYann Gautier 279111a384cSYann Gautier #if STM32MP15 280b053a22eSYann Gautier /* Disable MCKPROT */ 281b053a22eSYann Gautier mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 282111a384cSYann Gautier #endif 283b053a22eSYann Gautier 2849a73a56cSYann Gautier /* 2859a73a56cSYann Gautier * Set minimum reset pulse duration to 31ms for discrete power 2869a73a56cSYann Gautier * supplied boards. 2879a73a56cSYann Gautier */ 2889a73a56cSYann Gautier if (dt_pmic_status() <= 0) { 2899a73a56cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_RDLSICR, 2909a73a56cSYann Gautier RCC_RDLSICR_MRD_MASK, 2919a73a56cSYann Gautier 31U << RCC_RDLSICR_MRD_SHIFT); 2929a73a56cSYann Gautier } 2939a73a56cSYann Gautier 2944353bb20SYann Gautier generic_delay_timer_init(); 2954353bb20SYann Gautier 296acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER 297acf28c26SYann Gautier /* Disable programmer UART before changing clock tree */ 298acf28c26SYann Gautier if (boot_context->boot_interface_selected == 299acf28c26SYann Gautier BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) { 300acf28c26SYann Gautier uintptr_t uart_prog_addr = 301acf28c26SYann Gautier get_uart_address(boot_context->boot_interface_instance); 302acf28c26SYann Gautier 303acf28c26SYann Gautier stm32_uart_stop(uart_prog_addr); 304acf28c26SYann Gautier } 305acf28c26SYann Gautier #endif 3067839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 3077839a050SYann Gautier panic(); 3087839a050SYann Gautier } 3097839a050SYann Gautier 3107839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 3117839a050SYann Gautier panic(); 3127839a050SYann Gautier } 3137839a050SYann Gautier 3144dc77a35SYann Gautier stm32_save_boot_interface(boot_context->boot_interface_selected, 3154dc77a35SYann Gautier boot_context->boot_interface_instance); 316ab2b325cSIgor Opaniuk stm32_save_boot_auth(boot_context->auth_status, 317ab2b325cSIgor Opaniuk boot_context->boot_partition_used_toboot); 3184dc77a35SYann Gautier 319111a384cSYann Gautier #if STM32MP_USB_PROGRAMMER && STM32MP15 320d7176f03SYann Gautier /* Deconfigure all UART RX pins configured by ROM code */ 321d7176f03SYann Gautier stm32mp1_deconfigure_uart_pins(); 322d7176f03SYann Gautier #endif 323d7176f03SYann Gautier 32486240942SYann Gautier if (stm32mp_uart_console_setup() != 0) { 325278c34dfSYann Gautier goto skip_console_init; 326278c34dfSYann Gautier } 327278c34dfSYann Gautier 328dec286ddSYann Gautier stm32mp_print_cpuinfo(); 329dec286ddSYann Gautier 330278c34dfSYann Gautier board_model = dt_get_board_model(); 331278c34dfSYann Gautier if (board_model != NULL) { 33259a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 333278c34dfSYann Gautier } 334278c34dfSYann Gautier 33510e7a9e9SYann Gautier stm32mp_print_boardinfo(); 33610e7a9e9SYann Gautier 3374bdb1a7aSLionel Debieve if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 3384bdb1a7aSLionel Debieve NOTICE("Bootrom authentication %s\n", 3394bdb1a7aSLionel Debieve (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 3404bdb1a7aSLionel Debieve "failed" : "succeeded"); 3414bdb1a7aSLionel Debieve } 3424bdb1a7aSLionel Debieve 343278c34dfSYann Gautier skip_console_init: 344*54007c37SLionel Debieve #if !TRUSTED_BOARD_BOOT 345*54007c37SLionel Debieve if (stm32mp_is_closed_device()) { 346*54007c37SLionel Debieve /* Closed chip mandates authentication */ 347*54007c37SLionel Debieve ERROR("Secure chip: TRUSTED_BOARD_BOOT must be enabled\n"); 348*54007c37SLionel Debieve panic(); 349*54007c37SLionel Debieve } 350*54007c37SLionel Debieve #endif 351*54007c37SLionel Debieve 352967a8e63SPascal Paillet if (fixed_regulator_register() != 0) { 353967a8e63SPascal Paillet panic(); 354967a8e63SPascal Paillet } 355967a8e63SPascal Paillet 3560c16e7d2SYann Gautier if (dt_pmic_status() > 0) { 3570c16e7d2SYann Gautier initialize_pmic(); 358ffd1b889SYann Gautier if (pmic_voltages_init() != 0) { 359ffd1b889SYann Gautier ERROR("PMIC voltages init failed\n"); 360ffd1b889SYann Gautier panic(); 361ffd1b889SYann Gautier } 362ae7792e0SNicolas Le Bayon print_pmic_info_and_debug(); 3630c16e7d2SYann Gautier } 3640c16e7d2SYann Gautier 3650c16e7d2SYann Gautier stm32mp1_syscfg_init(); 3660c16e7d2SYann Gautier 36773680c23SYann Gautier if (stm32_iwdg_init() < 0) { 36873680c23SYann Gautier panic(); 36973680c23SYann Gautier } 37073680c23SYann Gautier 37173680c23SYann Gautier stm32_iwdg_refresh(); 37273680c23SYann Gautier 373ac4b8b06SLionel Debieve if (bsec_read_debug_conf() != 0U) { 374ac4b8b06SLionel Debieve if (stm32mp_is_closed_device()) { 375ac4b8b06SLionel Debieve #if DEBUG 376ac4b8b06SLionel Debieve WARN("\n%s", debug_msg); 377ac4b8b06SLionel Debieve #else 378ac4b8b06SLionel Debieve ERROR("***Debug opened on closed chip***\n"); 379ac4b8b06SLionel Debieve #endif 380ac4b8b06SLionel Debieve } 381ac4b8b06SLionel Debieve } 382ac4b8b06SLionel Debieve 38327423744SNicolas Le Bayon #if STM32MP13 38427423744SNicolas Le Bayon if (stm32_rng_init() != 0) { 38527423744SNicolas Le Bayon panic(); 38627423744SNicolas Le Bayon } 38727423744SNicolas Le Bayon #endif 38827423744SNicolas Le Bayon 38910a511ceSYann Gautier stm32mp1_arch_security_setup(); 39010a511ceSYann Gautier 39159a1cdf1SYann Gautier print_reset_reason(); 39259a1cdf1SYann Gautier 393111a384cSYann Gautier #if STM32MP15 394f5a3688bSYann Gautier update_monotonic_counter(); 395111a384cSYann Gautier #endif 396f5a3688bSYann Gautier 3971f4513cbSYann Gautier stm32mp1_syscfg_enable_io_compensation_finish(); 3981f4513cbSYann Gautier 399d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE 400d5a84eeaSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 401d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 402d5a84eeaSYann Gautier 4033f9c9784SYann Gautier stm32mp_io_setup(); 4044353bb20SYann Gautier } 4051989a19cSYann Gautier 4061989a19cSYann Gautier /******************************************************************************* 4071989a19cSYann Gautier * This function can be used by the platforms to update/use image 4081989a19cSYann Gautier * information for given `image_id`. 4091989a19cSYann Gautier ******************************************************************************/ 4101989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 4111989a19cSYann Gautier { 4121989a19cSYann Gautier int err = 0; 4131989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 4141989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 4151d204ee4SYann Gautier bl_mem_params_node_t *pager_mem_params __unused; 4161d204ee4SYann Gautier bl_mem_params_node_t *paged_mem_params __unused; 41729332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 41829332bcdSYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 41929332bcdSYann Gautier bl_mem_params_node_t *tos_fw_mem_params; 42029332bcdSYann Gautier unsigned int i; 421b7066086SYann Gautier unsigned int idx; 42229332bcdSYann Gautier unsigned long long ddr_top __unused; 42329332bcdSYann Gautier const unsigned int image_ids[] = { 42429332bcdSYann Gautier BL32_IMAGE_ID, 42529332bcdSYann Gautier BL33_IMAGE_ID, 42629332bcdSYann Gautier HW_CONFIG_ID, 42729332bcdSYann Gautier TOS_FW_CONFIG_ID, 42829332bcdSYann Gautier }; 42929332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 4301989a19cSYann Gautier 4311989a19cSYann Gautier assert(bl_mem_params != NULL); 4321989a19cSYann Gautier 4331989a19cSYann Gautier switch (image_id) { 43429332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 43529332bcdSYann Gautier case FW_CONFIG_ID: 43629332bcdSYann Gautier /* Set global DTB info for fixed fw_config information */ 43726850d71SManish V Badarkhe set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE, 43826850d71SManish V Badarkhe FW_CONFIG_ID); 43929332bcdSYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 44029332bcdSYann Gautier 441b7066086SYann Gautier idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID); 442b7066086SYann Gautier 44329332bcdSYann Gautier /* Iterate through all the fw config IDs */ 44429332bcdSYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 445b7066086SYann Gautier if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) { 446b7066086SYann Gautier continue; 447b7066086SYann Gautier } 448b7066086SYann Gautier 44929332bcdSYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 45029332bcdSYann Gautier assert(bl_mem_params != NULL); 45129332bcdSYann Gautier 45229332bcdSYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 45329332bcdSYann Gautier if (config_info == NULL) { 45429332bcdSYann Gautier continue; 45529332bcdSYann Gautier } 45629332bcdSYann Gautier 45729332bcdSYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 45829332bcdSYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 45929332bcdSYann Gautier 46029332bcdSYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 46129332bcdSYann Gautier 46229332bcdSYann Gautier switch (image_ids[i]) { 46329332bcdSYann Gautier case BL32_IMAGE_ID: 46429332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 46529332bcdSYann Gautier 46629332bcdSYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 46729332bcdSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 4682deff904SYann Gautier assert(pager_mem_params != NULL); 46929332bcdSYann Gautier pager_mem_params->image_info.image_base = config_info->config_addr; 47029332bcdSYann Gautier pager_mem_params->image_info.image_max_size = 47129332bcdSYann Gautier config_info->config_max_size; 47229332bcdSYann Gautier 47329332bcdSYann Gautier /* Init base and size for pager if exist */ 47429332bcdSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 475c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 47629332bcdSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 47729332bcdSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 47829332bcdSYann Gautier STM32MP_DDR_SHMEM_SIZE); 479c4dbcb88SYann Gautier paged_mem_params->image_info.image_max_size = 480c4dbcb88SYann Gautier STM32MP_DDR_S_SIZE; 481c4dbcb88SYann Gautier } 48229332bcdSYann Gautier break; 48329332bcdSYann Gautier 48429332bcdSYann Gautier case BL33_IMAGE_ID: 48529332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 48629332bcdSYann Gautier break; 48729332bcdSYann Gautier 48829332bcdSYann Gautier case HW_CONFIG_ID: 48929332bcdSYann Gautier case TOS_FW_CONFIG_ID: 49029332bcdSYann Gautier break; 49129332bcdSYann Gautier 49229332bcdSYann Gautier default: 49329332bcdSYann Gautier return -EINVAL; 49429332bcdSYann Gautier } 49529332bcdSYann Gautier } 49629332bcdSYann Gautier break; 49729332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 49829332bcdSYann Gautier 4991989a19cSYann Gautier case BL32_IMAGE_ID: 50084090d2cSYann Gautier if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 501c4dbcb88SYann Gautier image_info_t *paged_image_info = NULL; 502c4dbcb88SYann Gautier 50384090d2cSYann Gautier /* BL32 is OP-TEE header */ 50484090d2cSYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 5051989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 506c4dbcb88SYann Gautier assert(pager_mem_params != NULL); 507c4dbcb88SYann Gautier 5081989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 509c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 510c4dbcb88SYann Gautier paged_image_info = &paged_mem_params->image_info; 511c4dbcb88SYann Gautier } 51284090d2cSYann Gautier 5131d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) 51484090d2cSYann Gautier /* Set OP-TEE extra image load areas at run-time */ 51584090d2cSYann Gautier pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 51684090d2cSYann Gautier pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE; 51784090d2cSYann Gautier 5181989a19cSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 51984090d2cSYann Gautier dt_get_ddr_size() - 52084090d2cSYann Gautier STM32MP_DDR_S_SIZE - 52184090d2cSYann Gautier STM32MP_DDR_SHMEM_SIZE; 52284090d2cSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 5231d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */ 5241989a19cSYann Gautier 5251989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 5261989a19cSYann Gautier &pager_mem_params->image_info, 527c4dbcb88SYann Gautier paged_image_info); 528c4dbcb88SYann Gautier if (err != 0) { 5291989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 5301989a19cSYann Gautier panic(); 5311989a19cSYann Gautier } 5321989a19cSYann Gautier 5331989a19cSYann Gautier /* Set optee boot info from parsed header data */ 534c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 535c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg0 = 536c4dbcb88SYann Gautier paged_mem_params->image_info.image_base; 537c4dbcb88SYann Gautier } else { 538c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg0 = 0U; 539c4dbcb88SYann Gautier } 540c4dbcb88SYann Gautier 541c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */ 542c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */ 5431d204ee4SYann Gautier } else { 5441d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 5451d204ee4SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 54629332bcdSYann Gautier tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 5472deff904SYann Gautier assert(tos_fw_mem_params != NULL); 54829332bcdSYann Gautier bl_mem_params->image_info.image_max_size += 54929332bcdSYann Gautier tos_fw_mem_params->image_info.image_max_size; 5501d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 5511d204ee4SYann Gautier bl_mem_params->ep_info.args.arg0 = 0; 55284090d2cSYann Gautier } 5531989a19cSYann Gautier break; 5541989a19cSYann Gautier 5551989a19cSYann Gautier case BL33_IMAGE_ID: 5561989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 5571989a19cSYann Gautier assert(bl32_mem_params != NULL); 5581989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 559ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT 560ba02add9SSughosh Ganu stm32mp1_fwu_set_boot_idx(); 561ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */ 5621989a19cSYann Gautier break; 5631989a19cSYann Gautier 5641989a19cSYann Gautier default: 5651989a19cSYann Gautier /* Do nothing in default case */ 5661989a19cSYann Gautier break; 5671989a19cSYann Gautier } 5681989a19cSYann Gautier 56918b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 57018b415beSYann Gautier /* 57118b415beSYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 57218b415beSYann Gautier * We take the worst case which is 2 MMC blocks. 57318b415beSYann Gautier */ 57418b415beSYann Gautier if ((image_id != FW_CONFIG_ID) && 57518b415beSYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 57618b415beSYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 57718b415beSYann Gautier bl_mem_params->image_info.image_size, 57818b415beSYann Gautier 2U * MMC_BLOCK_SIZE); 57918b415beSYann Gautier } 58018b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 58118b415beSYann Gautier 5821989a19cSYann Gautier return err; 5831989a19cSYann Gautier } 58499080bd1SYann Gautier 58599080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void) 58699080bd1SYann Gautier { 587fa92fef0SPatrick Delaunay uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 588fa92fef0SPatrick Delaunay 589fa92fef0SPatrick Delaunay switch (boot_itf) { 5909083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 5919083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 592fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 593fa92fef0SPatrick Delaunay /* Invalidate the downloaded buffer used with io_memmap */ 594fa92fef0SPatrick Delaunay inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 595fa92fef0SPatrick Delaunay break; 5969083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 597fa92fef0SPatrick Delaunay default: 598fa92fef0SPatrick Delaunay /* Do nothing in default case */ 599fa92fef0SPatrick Delaunay break; 600fa92fef0SPatrick Delaunay } 601fa92fef0SPatrick Delaunay 60299080bd1SYann Gautier stm32mp1_security_setup(); 60399080bd1SYann Gautier } 604