xref: /rk3399_ARM-atf/plat/st/stm32mp1/bl2_plat_setup.c (revision 4dc77a35e3d290ebab919e0c984ab0ab999be9dc)
14353bb20SYann Gautier /*
262fbb315SYann Gautier  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #include <assert.h>
829332bcdSYann Gautier #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
114353bb20SYann Gautier #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1509d40e0eSAntonio Nino Diaz #include <common/debug.h>
1609d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1918b415beSYann Gautier #include <drivers/mmc.h>
20f33b2433SYann Gautier #include <drivers/st/bsec.h>
2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_console.h>
2273680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
2323684d0eSYann Gautier #include <drivers/st/stm32mp_pmic.h>
243f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h>
2509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2609d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
2709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
2829332bcdSYann Gautier #include <lib/fconf/fconf.h>
2929332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
3009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
311989a19cSYann Gautier #include <lib/optee_utils.h>
3209d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
3309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
3409d40e0eSAntonio Nino Diaz 
3573680c23SYann Gautier #include <stm32mp1_dbgmcu.h>
364353bb20SYann Gautier 
3745c70e68SEtienne Carriere #define RESET_TIMEOUT_US_1MS		1000U
3845c70e68SEtienne Carriere 
39c10db6deSAndre Przywara static console_t console;
404bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops;
41cce37d44SYann Gautier 
4259a1cdf1SYann Gautier static void print_reset_reason(void)
4359a1cdf1SYann Gautier {
447ae58c6bSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
4559a1cdf1SYann Gautier 
4659a1cdf1SYann Gautier 	if (rstsr == 0U) {
4759a1cdf1SYann Gautier 		WARN("Reset reason unknown\n");
4859a1cdf1SYann Gautier 		return;
4959a1cdf1SYann Gautier 	}
5059a1cdf1SYann Gautier 
5159a1cdf1SYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
5259a1cdf1SYann Gautier 
5359a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
5459a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
5559a1cdf1SYann Gautier 			INFO("System exits from STANDBY\n");
5659a1cdf1SYann Gautier 			return;
5759a1cdf1SYann Gautier 		}
5859a1cdf1SYann Gautier 
5959a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
6059a1cdf1SYann Gautier 			INFO("MPU exits from CSTANDBY\n");
6159a1cdf1SYann Gautier 			return;
6259a1cdf1SYann Gautier 		}
6359a1cdf1SYann Gautier 	}
6459a1cdf1SYann Gautier 
6559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
6659a1cdf1SYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
6759a1cdf1SYann Gautier 		return;
6859a1cdf1SYann Gautier 	}
6959a1cdf1SYann Gautier 
7059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
7159a1cdf1SYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
7259a1cdf1SYann Gautier 		return;
7359a1cdf1SYann Gautier 	}
7459a1cdf1SYann Gautier 
7559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
7659a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
7759a1cdf1SYann Gautier 			INFO("  System reset generated by MCU (MCSYSRST)\n");
7859a1cdf1SYann Gautier 		} else {
7959a1cdf1SYann Gautier 			INFO("  Local reset generated by MCU (MCSYSRST)\n");
8059a1cdf1SYann Gautier 		}
8159a1cdf1SYann Gautier 		return;
8259a1cdf1SYann Gautier 	}
8359a1cdf1SYann Gautier 
8459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
8559a1cdf1SYann Gautier 		INFO("  System reset generated by MPU (MPSYSRST)\n");
8659a1cdf1SYann Gautier 		return;
8759a1cdf1SYann Gautier 	}
8859a1cdf1SYann Gautier 
8959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
9059a1cdf1SYann Gautier 		INFO("  Reset due to a clock failure on HSE\n");
9159a1cdf1SYann Gautier 		return;
9259a1cdf1SYann Gautier 	}
9359a1cdf1SYann Gautier 
9459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
9559a1cdf1SYann Gautier 		INFO("  IWDG1 Reset (rst_iwdg1)\n");
9659a1cdf1SYann Gautier 		return;
9759a1cdf1SYann Gautier 	}
9859a1cdf1SYann Gautier 
9959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
10059a1cdf1SYann Gautier 		INFO("  IWDG2 Reset (rst_iwdg2)\n");
10159a1cdf1SYann Gautier 		return;
10259a1cdf1SYann Gautier 	}
10359a1cdf1SYann Gautier 
10459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
10559a1cdf1SYann Gautier 		INFO("  MPU Processor 0 Reset\n");
10659a1cdf1SYann Gautier 		return;
10759a1cdf1SYann Gautier 	}
10859a1cdf1SYann Gautier 
10959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
11059a1cdf1SYann Gautier 		INFO("  MPU Processor 1 Reset\n");
11159a1cdf1SYann Gautier 		return;
11259a1cdf1SYann Gautier 	}
11359a1cdf1SYann Gautier 
11459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
11559a1cdf1SYann Gautier 		INFO("  Pad Reset from NRST\n");
11659a1cdf1SYann Gautier 		return;
11759a1cdf1SYann Gautier 	}
11859a1cdf1SYann Gautier 
11959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
12059a1cdf1SYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
12159a1cdf1SYann Gautier 		return;
12259a1cdf1SYann Gautier 	}
12359a1cdf1SYann Gautier 
12459a1cdf1SYann Gautier 	ERROR("  Unidentified reset reason\n");
12559a1cdf1SYann Gautier }
12659a1cdf1SYann Gautier 
12759a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0,
12859a1cdf1SYann Gautier 				  u_register_t arg1 __unused,
12959a1cdf1SYann Gautier 				  u_register_t arg2 __unused,
13059a1cdf1SYann Gautier 				  u_register_t arg3 __unused)
1314353bb20SYann Gautier {
1323f9c9784SYann Gautier 	stm32mp_save_boot_ctx_address(arg0);
1334353bb20SYann Gautier }
1344353bb20SYann Gautier 
1354353bb20SYann Gautier void bl2_platform_setup(void)
1364353bb20SYann Gautier {
13710a511ceSYann Gautier 	int ret;
13810a511ceSYann Gautier 
139d82d4ff0SYann Gautier 	if (dt_pmic_status() > 0) {
140e4f559ffSYann Gautier 		initialize_pmic();
141e4f559ffSYann Gautier 	}
142e4f559ffSYann Gautier 
14310a511ceSYann Gautier 	ret = stm32mp1_ddr_probe();
14410a511ceSYann Gautier 	if (ret < 0) {
14510a511ceSYann Gautier 		ERROR("Invalid DDR init: error %d\n", ret);
14610a511ceSYann Gautier 		panic();
14710a511ceSYann Gautier 	}
14810a511ceSYann Gautier 
149c1ad41fbSYann Gautier 	/* Map DDR for binary load, now with cacheable attribute */
15084686ba3SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
151c1ad41fbSYann Gautier 				      STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
152c1ad41fbSYann Gautier 	if (ret < 0) {
153c1ad41fbSYann Gautier 		ERROR("DDR mapping: error %d\n", ret);
154c1ad41fbSYann Gautier 		panic();
155c1ad41fbSYann Gautier 	}
15684686ba3SYann Gautier 
1571d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
1581989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1591989a19cSYann Gautier 	INFO("BL2 runs OP-TEE setup\n");
1601989a19cSYann Gautier #else
1614353bb20SYann Gautier 	INFO("BL2 runs SP_MIN setup\n");
1621989a19cSYann Gautier #endif
1631d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
1644353bb20SYann Gautier }
1654353bb20SYann Gautier 
1664353bb20SYann Gautier void bl2_el3_plat_arch_setup(void)
1674353bb20SYann Gautier {
168278c34dfSYann Gautier 	int32_t result;
16959a1cdf1SYann Gautier 	struct dt_node_info dt_uart_info;
170278c34dfSYann Gautier 	const char *board_model;
171e58a53fbSYann Gautier 	boot_api_context_t *boot_context =
1723f9c9784SYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
173278c34dfSYann Gautier 	uint32_t clk_rate;
1747ae58c6bSYann Gautier 	uintptr_t pwr_base;
1757ae58c6bSYann Gautier 	uintptr_t rcc_base;
176e58a53fbSYann Gautier 
17759a1cdf1SYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
17859a1cdf1SYann Gautier 			BL_CODE_END - BL_CODE_BASE,
17959a1cdf1SYann Gautier 			MT_CODE | MT_SECURE);
18059a1cdf1SYann Gautier 
1811d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
1821989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1831989a19cSYann Gautier 	mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
1841989a19cSYann Gautier 			STM32MP_OPTEE_SIZE,
1851989a19cSYann Gautier 			MT_MEMORY | MT_RW | MT_SECURE);
18684090d2cSYann Gautier #else
18784090d2cSYann Gautier 	/* Prevent corruption of preloaded BL32 */
18884090d2cSYann Gautier 	mmap_add_region(BL32_BASE, BL32_BASE,
18984090d2cSYann Gautier 			BL32_LIMIT - BL32_BASE,
19084090d2cSYann Gautier 			MT_RO_DATA | MT_SECURE);
1911989a19cSYann Gautier #endif
1921d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
1931d204ee4SYann Gautier 
19459a1cdf1SYann Gautier 	/* Prevent corruption of preloaded Device Tree */
19559a1cdf1SYann Gautier 	mmap_add_region(DTB_BASE, DTB_BASE,
19659a1cdf1SYann Gautier 			DTB_LIMIT - DTB_BASE,
1979c52e69fSYann Gautier 			MT_RO_DATA | MT_SECURE);
19859a1cdf1SYann Gautier 
19959a1cdf1SYann Gautier 	configure_mmu();
20059a1cdf1SYann Gautier 
201c20b0606SYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
20259a1cdf1SYann Gautier 		panic();
20359a1cdf1SYann Gautier 	}
20459a1cdf1SYann Gautier 
2057ae58c6bSYann Gautier 	pwr_base = stm32mp_pwr_base();
2067ae58c6bSYann Gautier 	rcc_base = stm32mp_rcc_base();
2077ae58c6bSYann Gautier 
2084353bb20SYann Gautier 	/*
2094353bb20SYann Gautier 	 * Disable the backup domain write protection.
2104353bb20SYann Gautier 	 * The protection is enable at each reset by hardware
2114353bb20SYann Gautier 	 * and must be disabled by software.
2124353bb20SYann Gautier 	 */
2137ae58c6bSYann Gautier 	mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
2144353bb20SYann Gautier 
2157ae58c6bSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
2164353bb20SYann Gautier 		;
2174353bb20SYann Gautier 	}
2184353bb20SYann Gautier 
219f33b2433SYann Gautier 	if (bsec_probe() != 0) {
220f33b2433SYann Gautier 		panic();
221f33b2433SYann Gautier 	}
222f33b2433SYann Gautier 
2234353bb20SYann Gautier 	/* Reset backup domain on cold boot cases */
2247ae58c6bSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
2257ae58c6bSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2264353bb20SYann Gautier 
2277ae58c6bSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
2284353bb20SYann Gautier 		       0U) {
2294353bb20SYann Gautier 			;
2304353bb20SYann Gautier 		}
2314353bb20SYann Gautier 
2327ae58c6bSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2334353bb20SYann Gautier 	}
2344353bb20SYann Gautier 
235b053a22eSYann Gautier 	/* Disable MCKPROT */
236b053a22eSYann Gautier 	mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
237b053a22eSYann Gautier 
2384353bb20SYann Gautier 	generic_delay_timer_init();
2394353bb20SYann Gautier 
2407839a050SYann Gautier 	if (stm32mp1_clk_probe() < 0) {
2417839a050SYann Gautier 		panic();
2427839a050SYann Gautier 	}
2437839a050SYann Gautier 
2447839a050SYann Gautier 	if (stm32mp1_clk_init() < 0) {
2457839a050SYann Gautier 		panic();
2467839a050SYann Gautier 	}
2477839a050SYann Gautier 
248f33b2433SYann Gautier 	stm32mp1_syscfg_init();
249f33b2433SYann Gautier 
250*4dc77a35SYann Gautier 	stm32_save_boot_interface(boot_context->boot_interface_selected,
251*4dc77a35SYann Gautier 				  boot_context->boot_interface_instance);
252*4dc77a35SYann Gautier 
253d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER
254d7176f03SYann Gautier 	/* Deconfigure all UART RX pins configured by ROM code */
255d7176f03SYann Gautier 	stm32mp1_deconfigure_uart_pins();
256d7176f03SYann Gautier #endif
257d7176f03SYann Gautier 
25859a1cdf1SYann Gautier 	result = dt_get_stdout_uart_info(&dt_uart_info);
259278c34dfSYann Gautier 
260278c34dfSYann Gautier 	if ((result <= 0) ||
26159a1cdf1SYann Gautier 	    (dt_uart_info.status == 0U) ||
26259a1cdf1SYann Gautier 	    (dt_uart_info.clock < 0) ||
26359a1cdf1SYann Gautier 	    (dt_uart_info.reset < 0)) {
264278c34dfSYann Gautier 		goto skip_console_init;
265278c34dfSYann Gautier 	}
266278c34dfSYann Gautier 
267278c34dfSYann Gautier 	if (dt_set_stdout_pinctrl() != 0) {
268278c34dfSYann Gautier 		goto skip_console_init;
269278c34dfSYann Gautier 	}
270278c34dfSYann Gautier 
2710d21680cSYann Gautier 	stm32mp_clk_enable((unsigned long)dt_uart_info.clock);
272278c34dfSYann Gautier 
27345c70e68SEtienne Carriere 	if (stm32mp_reset_assert((uint32_t)dt_uart_info.reset,
27445c70e68SEtienne Carriere 				 RESET_TIMEOUT_US_1MS) != 0) {
27545c70e68SEtienne Carriere 		panic();
27645c70e68SEtienne Carriere 	}
27745c70e68SEtienne Carriere 
278278c34dfSYann Gautier 	udelay(2);
27945c70e68SEtienne Carriere 
28045c70e68SEtienne Carriere 	if (stm32mp_reset_deassert((uint32_t)dt_uart_info.reset,
28145c70e68SEtienne Carriere 				   RESET_TIMEOUT_US_1MS) != 0) {
28245c70e68SEtienne Carriere 		panic();
28345c70e68SEtienne Carriere 	}
28445c70e68SEtienne Carriere 
285278c34dfSYann Gautier 	mdelay(1);
286278c34dfSYann Gautier 
2873f9c9784SYann Gautier 	clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock);
288278c34dfSYann Gautier 
28959a1cdf1SYann Gautier 	if (console_stm32_register(dt_uart_info.base, clk_rate,
2903f9c9784SYann Gautier 				   STM32MP_UART_BAUDRATE, &console) == 0) {
291278c34dfSYann Gautier 		panic();
292278c34dfSYann Gautier 	}
293278c34dfSYann Gautier 
294c10db6deSAndre Przywara 	console_set_scope(&console, CONSOLE_FLAG_BOOT |
295ebf851edSYann Gautier 			  CONSOLE_FLAG_CRASH | CONSOLE_FLAG_TRANSLATE_CRLF);
296ebf851edSYann Gautier 
297dec286ddSYann Gautier 	stm32mp_print_cpuinfo();
298dec286ddSYann Gautier 
299278c34dfSYann Gautier 	board_model = dt_get_board_model();
300278c34dfSYann Gautier 	if (board_model != NULL) {
30159a1cdf1SYann Gautier 		NOTICE("Model: %s\n", board_model);
302278c34dfSYann Gautier 	}
303278c34dfSYann Gautier 
30410e7a9e9SYann Gautier 	stm32mp_print_boardinfo();
30510e7a9e9SYann Gautier 
3064bdb1a7aSLionel Debieve 	if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
3074bdb1a7aSLionel Debieve 		NOTICE("Bootrom authentication %s\n",
3084bdb1a7aSLionel Debieve 		       (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
3094bdb1a7aSLionel Debieve 		       "failed" : "succeeded");
3104bdb1a7aSLionel Debieve 	}
3114bdb1a7aSLionel Debieve 
312278c34dfSYann Gautier skip_console_init:
31373680c23SYann Gautier 	if (stm32_iwdg_init() < 0) {
31473680c23SYann Gautier 		panic();
31573680c23SYann Gautier 	}
31673680c23SYann Gautier 
31773680c23SYann Gautier 	stm32_iwdg_refresh();
31873680c23SYann Gautier 
31973680c23SYann Gautier 	result = stm32mp1_dbgmcu_freeze_iwdg2();
32073680c23SYann Gautier 	if (result != 0) {
32173680c23SYann Gautier 		INFO("IWDG2 freeze error : %i\n", result);
32273680c23SYann Gautier 	}
323278c34dfSYann Gautier 
3244bdb1a7aSLionel Debieve 	stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key;
3254bdb1a7aSLionel Debieve 	stm32mp1_auth_ops.verify_signature =
3264bdb1a7aSLionel Debieve 		boot_context->bootrom_ecdsa_verify_signature;
3274bdb1a7aSLionel Debieve 
3284bdb1a7aSLionel Debieve 	stm32mp_init_auth(&stm32mp1_auth_ops);
3294bdb1a7aSLionel Debieve 
33010a511ceSYann Gautier 	stm32mp1_arch_security_setup();
33110a511ceSYann Gautier 
33259a1cdf1SYann Gautier 	print_reset_reason();
33359a1cdf1SYann Gautier 
334d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE
335d5a84eeaSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
336d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
337d5a84eeaSYann Gautier 
3383f9c9784SYann Gautier 	stm32mp_io_setup();
3394353bb20SYann Gautier }
3401989a19cSYann Gautier 
3411989a19cSYann Gautier /*******************************************************************************
3421989a19cSYann Gautier  * This function can be used by the platforms to update/use image
3431989a19cSYann Gautier  * information for given `image_id`.
3441989a19cSYann Gautier  ******************************************************************************/
3451989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
3461989a19cSYann Gautier {
3471989a19cSYann Gautier 	int err = 0;
3481989a19cSYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
3491989a19cSYann Gautier 	bl_mem_params_node_t *bl32_mem_params;
3501d204ee4SYann Gautier 	bl_mem_params_node_t *pager_mem_params __unused;
3511d204ee4SYann Gautier 	bl_mem_params_node_t *paged_mem_params __unused;
35229332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE
35329332bcdSYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
35429332bcdSYann Gautier 	bl_mem_params_node_t *tos_fw_mem_params;
35529332bcdSYann Gautier 	unsigned int i;
35629332bcdSYann Gautier 	unsigned long long ddr_top __unused;
35729332bcdSYann Gautier 	const unsigned int image_ids[] = {
35829332bcdSYann Gautier 		BL32_IMAGE_ID,
35929332bcdSYann Gautier 		BL33_IMAGE_ID,
36029332bcdSYann Gautier 		HW_CONFIG_ID,
36129332bcdSYann Gautier 		TOS_FW_CONFIG_ID,
36229332bcdSYann Gautier 	};
36329332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
3641989a19cSYann Gautier 
3651989a19cSYann Gautier 	assert(bl_mem_params != NULL);
3661989a19cSYann Gautier 
3671989a19cSYann Gautier 	switch (image_id) {
36829332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE
36929332bcdSYann Gautier 	case FW_CONFIG_ID:
37029332bcdSYann Gautier 		/* Set global DTB info for fixed fw_config information */
37129332bcdSYann Gautier 		set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID);
37229332bcdSYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
37329332bcdSYann Gautier 
37429332bcdSYann Gautier 		/* Iterate through all the fw config IDs */
37529332bcdSYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
37629332bcdSYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
37729332bcdSYann Gautier 			assert(bl_mem_params != NULL);
37829332bcdSYann Gautier 
37929332bcdSYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
38029332bcdSYann Gautier 			if (config_info == NULL) {
38129332bcdSYann Gautier 				continue;
38229332bcdSYann Gautier 			}
38329332bcdSYann Gautier 
38429332bcdSYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
38529332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
38629332bcdSYann Gautier 
38729332bcdSYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
38829332bcdSYann Gautier 
38929332bcdSYann Gautier 			switch (image_ids[i]) {
39029332bcdSYann Gautier 			case BL32_IMAGE_ID:
39129332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
39229332bcdSYann Gautier 
39329332bcdSYann Gautier 				/* In case of OPTEE, initialize address space with tos_fw addr */
39429332bcdSYann Gautier 				pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
39529332bcdSYann Gautier 				pager_mem_params->image_info.image_base = config_info->config_addr;
39629332bcdSYann Gautier 				pager_mem_params->image_info.image_max_size =
39729332bcdSYann Gautier 					config_info->config_max_size;
39829332bcdSYann Gautier 
39929332bcdSYann Gautier 				/* Init base and size for pager if exist */
40029332bcdSYann Gautier 				paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
40129332bcdSYann Gautier 				paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
40229332bcdSYann Gautier 					(dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
40329332bcdSYann Gautier 					 STM32MP_DDR_SHMEM_SIZE);
40429332bcdSYann Gautier 				paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
40529332bcdSYann Gautier 				break;
40629332bcdSYann Gautier 
40729332bcdSYann Gautier 			case BL33_IMAGE_ID:
40829332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
40929332bcdSYann Gautier 				break;
41029332bcdSYann Gautier 
41129332bcdSYann Gautier 			case HW_CONFIG_ID:
41229332bcdSYann Gautier 			case TOS_FW_CONFIG_ID:
41329332bcdSYann Gautier 				break;
41429332bcdSYann Gautier 
41529332bcdSYann Gautier 			default:
41629332bcdSYann Gautier 				return -EINVAL;
41729332bcdSYann Gautier 			}
41829332bcdSYann Gautier 		}
41929332bcdSYann Gautier 		break;
42029332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
42129332bcdSYann Gautier 
4221989a19cSYann Gautier 	case BL32_IMAGE_ID:
42384090d2cSYann Gautier 		if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
42484090d2cSYann Gautier 			/* BL32 is OP-TEE header */
42584090d2cSYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
4261989a19cSYann Gautier 			pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
4271989a19cSYann Gautier 			paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
42884090d2cSYann Gautier 			assert((pager_mem_params != NULL) && (paged_mem_params != NULL));
42984090d2cSYann Gautier 
4301d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
43184090d2cSYann Gautier 			/* Set OP-TEE extra image load areas at run-time */
43284090d2cSYann Gautier 			pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
43384090d2cSYann Gautier 			pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
43484090d2cSYann Gautier 
4351989a19cSYann Gautier 			paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
43684090d2cSYann Gautier 								  dt_get_ddr_size() -
43784090d2cSYann Gautier 								  STM32MP_DDR_S_SIZE -
43884090d2cSYann Gautier 								  STM32MP_DDR_SHMEM_SIZE;
43984090d2cSYann Gautier 			paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
4401d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
4411989a19cSYann Gautier 
4421989a19cSYann Gautier 			err = parse_optee_header(&bl_mem_params->ep_info,
4431989a19cSYann Gautier 						 &pager_mem_params->image_info,
4441989a19cSYann Gautier 						 &paged_mem_params->image_info);
4451989a19cSYann Gautier 			if (err) {
4461989a19cSYann Gautier 				ERROR("OPTEE header parse error.\n");
4471989a19cSYann Gautier 				panic();
4481989a19cSYann Gautier 			}
4491989a19cSYann Gautier 
4501989a19cSYann Gautier 			/* Set optee boot info from parsed header data */
45184090d2cSYann Gautier 			bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base;
4521989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
4531989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
4541d204ee4SYann Gautier 		} else {
4551d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE
4561d204ee4SYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
45729332bcdSYann Gautier 			tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
45829332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size +=
45929332bcdSYann Gautier 				tos_fw_mem_params->image_info.image_max_size;
4601d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
4611d204ee4SYann Gautier 			bl_mem_params->ep_info.args.arg0 = 0;
46284090d2cSYann Gautier 		}
4631989a19cSYann Gautier 		break;
4641989a19cSYann Gautier 
4651989a19cSYann Gautier 	case BL33_IMAGE_ID:
4661989a19cSYann Gautier 		bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
4671989a19cSYann Gautier 		assert(bl32_mem_params != NULL);
4681989a19cSYann Gautier 		bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
4691989a19cSYann Gautier 		break;
4701989a19cSYann Gautier 
4711989a19cSYann Gautier 	default:
4721989a19cSYann Gautier 		/* Do nothing in default case */
4731989a19cSYann Gautier 		break;
4741989a19cSYann Gautier 	}
4751989a19cSYann Gautier 
47618b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
47718b415beSYann Gautier 	/*
47818b415beSYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
47918b415beSYann Gautier 	 * We take the worst case which is 2 MMC blocks.
48018b415beSYann Gautier 	 */
48118b415beSYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
48218b415beSYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
48318b415beSYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
48418b415beSYann Gautier 				 bl_mem_params->image_info.image_size,
48518b415beSYann Gautier 				 2U * MMC_BLOCK_SIZE);
48618b415beSYann Gautier 	}
48718b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
48818b415beSYann Gautier 
4891989a19cSYann Gautier 	return err;
4901989a19cSYann Gautier }
49199080bd1SYann Gautier 
49299080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void)
49399080bd1SYann Gautier {
494fa92fef0SPatrick Delaunay 	uint16_t boot_itf = stm32mp_get_boot_itf_selected();
495fa92fef0SPatrick Delaunay 
496fa92fef0SPatrick Delaunay 	switch (boot_itf) {
4979083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
4989083fa11SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
499fa92fef0SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
500fa92fef0SPatrick Delaunay 		/* Invalidate the downloaded buffer used with io_memmap */
501fa92fef0SPatrick Delaunay 		inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
502fa92fef0SPatrick Delaunay 		break;
5039083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
504fa92fef0SPatrick Delaunay 	default:
505fa92fef0SPatrick Delaunay 		/* Do nothing in default case */
506fa92fef0SPatrick Delaunay 		break;
507fa92fef0SPatrick Delaunay 	}
508fa92fef0SPatrick Delaunay 
50999080bd1SYann Gautier 	stm32mp1_security_setup();
51099080bd1SYann Gautier }
511