xref: /rk3399_ARM-atf/plat/st/stm32mp1/bl2_plat_setup.c (revision 49abdfd8cececb91a4bc7e7b29a30c09dce461c7)
14353bb20SYann Gautier /*
21f4513cbSYann Gautier  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #include <assert.h>
829332bcdSYann Gautier #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1618b415beSYann Gautier #include <drivers/mmc.h>
17f33b2433SYann Gautier #include <drivers/st/bsec.h>
18967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h>
1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
20acf28c26SYann Gautier #include <drivers/st/stm32_uart.h>
2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
24ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h>
2529332bcdSYann Gautier #include <lib/fconf/fconf.h>
2629332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
2709d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
281989a19cSYann Gautier #include <lib/optee_utils.h>
2909d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
3009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
3109d40e0eSAntonio Nino Diaz 
32ff7675ebSYann Gautier #include <platform_def.h>
33ba02add9SSughosh Ganu #include <stm32mp_common.h>
3473680c23SYann Gautier #include <stm32mp1_dbgmcu.h>
354353bb20SYann Gautier 
364bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops;
37cce37d44SYann Gautier 
3859a1cdf1SYann Gautier static void print_reset_reason(void)
3959a1cdf1SYann Gautier {
407ae58c6bSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
4159a1cdf1SYann Gautier 
4259a1cdf1SYann Gautier 	if (rstsr == 0U) {
4359a1cdf1SYann Gautier 		WARN("Reset reason unknown\n");
4459a1cdf1SYann Gautier 		return;
4559a1cdf1SYann Gautier 	}
4659a1cdf1SYann Gautier 
4759a1cdf1SYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
4859a1cdf1SYann Gautier 
4959a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
5059a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
5159a1cdf1SYann Gautier 			INFO("System exits from STANDBY\n");
5259a1cdf1SYann Gautier 			return;
5359a1cdf1SYann Gautier 		}
5459a1cdf1SYann Gautier 
5559a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
5659a1cdf1SYann Gautier 			INFO("MPU exits from CSTANDBY\n");
5759a1cdf1SYann Gautier 			return;
5859a1cdf1SYann Gautier 		}
5959a1cdf1SYann Gautier 	}
6059a1cdf1SYann Gautier 
6159a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
6259a1cdf1SYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
6359a1cdf1SYann Gautier 		return;
6459a1cdf1SYann Gautier 	}
6559a1cdf1SYann Gautier 
6659a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
6759a1cdf1SYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
6859a1cdf1SYann Gautier 		return;
6959a1cdf1SYann Gautier 	}
7059a1cdf1SYann Gautier 
7159a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
7259a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
7359a1cdf1SYann Gautier 			INFO("  System reset generated by MCU (MCSYSRST)\n");
7459a1cdf1SYann Gautier 		} else {
7559a1cdf1SYann Gautier 			INFO("  Local reset generated by MCU (MCSYSRST)\n");
7659a1cdf1SYann Gautier 		}
7759a1cdf1SYann Gautier 		return;
7859a1cdf1SYann Gautier 	}
7959a1cdf1SYann Gautier 
8059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
8159a1cdf1SYann Gautier 		INFO("  System reset generated by MPU (MPSYSRST)\n");
8259a1cdf1SYann Gautier 		return;
8359a1cdf1SYann Gautier 	}
8459a1cdf1SYann Gautier 
8559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
8659a1cdf1SYann Gautier 		INFO("  Reset due to a clock failure on HSE\n");
8759a1cdf1SYann Gautier 		return;
8859a1cdf1SYann Gautier 	}
8959a1cdf1SYann Gautier 
9059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
9159a1cdf1SYann Gautier 		INFO("  IWDG1 Reset (rst_iwdg1)\n");
9259a1cdf1SYann Gautier 		return;
9359a1cdf1SYann Gautier 	}
9459a1cdf1SYann Gautier 
9559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
9659a1cdf1SYann Gautier 		INFO("  IWDG2 Reset (rst_iwdg2)\n");
9759a1cdf1SYann Gautier 		return;
9859a1cdf1SYann Gautier 	}
9959a1cdf1SYann Gautier 
10059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
10159a1cdf1SYann Gautier 		INFO("  MPU Processor 0 Reset\n");
10259a1cdf1SYann Gautier 		return;
10359a1cdf1SYann Gautier 	}
10459a1cdf1SYann Gautier 
10559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
10659a1cdf1SYann Gautier 		INFO("  MPU Processor 1 Reset\n");
10759a1cdf1SYann Gautier 		return;
10859a1cdf1SYann Gautier 	}
10959a1cdf1SYann Gautier 
11059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
11159a1cdf1SYann Gautier 		INFO("  Pad Reset from NRST\n");
11259a1cdf1SYann Gautier 		return;
11359a1cdf1SYann Gautier 	}
11459a1cdf1SYann Gautier 
11559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
11659a1cdf1SYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
11759a1cdf1SYann Gautier 		return;
11859a1cdf1SYann Gautier 	}
11959a1cdf1SYann Gautier 
12059a1cdf1SYann Gautier 	ERROR("  Unidentified reset reason\n");
12159a1cdf1SYann Gautier }
12259a1cdf1SYann Gautier 
12359a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0,
12459a1cdf1SYann Gautier 				  u_register_t arg1 __unused,
12559a1cdf1SYann Gautier 				  u_register_t arg2 __unused,
12659a1cdf1SYann Gautier 				  u_register_t arg3 __unused)
1274353bb20SYann Gautier {
1283f9c9784SYann Gautier 	stm32mp_save_boot_ctx_address(arg0);
1294353bb20SYann Gautier }
1304353bb20SYann Gautier 
1314353bb20SYann Gautier void bl2_platform_setup(void)
1324353bb20SYann Gautier {
13310a511ceSYann Gautier 	int ret;
13410a511ceSYann Gautier 
13510a511ceSYann Gautier 	ret = stm32mp1_ddr_probe();
13610a511ceSYann Gautier 	if (ret < 0) {
13710a511ceSYann Gautier 		ERROR("Invalid DDR init: error %d\n", ret);
13810a511ceSYann Gautier 		panic();
13910a511ceSYann Gautier 	}
14010a511ceSYann Gautier 
141c1ad41fbSYann Gautier 	/* Map DDR for binary load, now with cacheable attribute */
14284686ba3SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
143c1ad41fbSYann Gautier 				      STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
144c1ad41fbSYann Gautier 	if (ret < 0) {
145c1ad41fbSYann Gautier 		ERROR("DDR mapping: error %d\n", ret);
146c1ad41fbSYann Gautier 		panic();
147c1ad41fbSYann Gautier 	}
14884686ba3SYann Gautier 
1491d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
1501989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1511989a19cSYann Gautier 	INFO("BL2 runs OP-TEE setup\n");
1521989a19cSYann Gautier #else
1534353bb20SYann Gautier 	INFO("BL2 runs SP_MIN setup\n");
1541989a19cSYann Gautier #endif
1551d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
1564353bb20SYann Gautier }
1574353bb20SYann Gautier 
158f5a3688bSYann Gautier static void update_monotonic_counter(void)
159f5a3688bSYann Gautier {
160f5a3688bSYann Gautier 	uint32_t version;
161f5a3688bSYann Gautier 	uint32_t otp;
162f5a3688bSYann Gautier 
163f5a3688bSYann Gautier 	CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE,
164f5a3688bSYann Gautier 		assert_stm32mp1_monotonic_counter_reach_max);
165f5a3688bSYann Gautier 
166f5a3688bSYann Gautier 	/* Check if monotonic counter needs to be incremented */
167f5a3688bSYann Gautier 	if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) {
168f5a3688bSYann Gautier 		panic();
169f5a3688bSYann Gautier 	}
170f5a3688bSYann Gautier 
171f5a3688bSYann Gautier 	if (stm32_get_otp_value_from_idx(otp, &version) != 0) {
172f5a3688bSYann Gautier 		panic();
173f5a3688bSYann Gautier 	}
174f5a3688bSYann Gautier 
175f5a3688bSYann Gautier 	if ((version + 1U) < BIT(STM32_TF_VERSION)) {
176f5a3688bSYann Gautier 		uint32_t result;
177f5a3688bSYann Gautier 
178f5a3688bSYann Gautier 		/* Need to increment the monotonic counter. */
179f5a3688bSYann Gautier 		version = BIT(STM32_TF_VERSION) - 1U;
180f5a3688bSYann Gautier 
181f5a3688bSYann Gautier 		result = bsec_program_otp(version, otp);
182f5a3688bSYann Gautier 		if (result != BSEC_OK) {
183f5a3688bSYann Gautier 			ERROR("BSEC: MONOTONIC_OTP program Error %u\n",
184f5a3688bSYann Gautier 			      result);
185f5a3688bSYann Gautier 			panic();
186f5a3688bSYann Gautier 		}
187f5a3688bSYann Gautier 		INFO("Monotonic counter has been incremented (value 0x%x)\n",
188f5a3688bSYann Gautier 		     version);
189f5a3688bSYann Gautier 	}
190f5a3688bSYann Gautier }
191f5a3688bSYann Gautier 
1924353bb20SYann Gautier void bl2_el3_plat_arch_setup(void)
1934353bb20SYann Gautier {
194278c34dfSYann Gautier 	const char *board_model;
195e58a53fbSYann Gautier 	boot_api_context_t *boot_context =
1963f9c9784SYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
1977ae58c6bSYann Gautier 	uintptr_t pwr_base;
1987ae58c6bSYann Gautier 	uintptr_t rcc_base;
199e58a53fbSYann Gautier 
200072d7532SNicolas Le Bayon 	if (bsec_probe() != 0U) {
201072d7532SNicolas Le Bayon 		panic();
202072d7532SNicolas Le Bayon 	}
203072d7532SNicolas Le Bayon 
20459a1cdf1SYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
20559a1cdf1SYann Gautier 			BL_CODE_END - BL_CODE_BASE,
20659a1cdf1SYann Gautier 			MT_CODE | MT_SECURE);
20759a1cdf1SYann Gautier 
2081d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
2091989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
2101989a19cSYann Gautier 	mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
2111989a19cSYann Gautier 			STM32MP_OPTEE_SIZE,
2121989a19cSYann Gautier 			MT_MEMORY | MT_RW | MT_SECURE);
21384090d2cSYann Gautier #else
21484090d2cSYann Gautier 	/* Prevent corruption of preloaded BL32 */
21584090d2cSYann Gautier 	mmap_add_region(BL32_BASE, BL32_BASE,
21684090d2cSYann Gautier 			BL32_LIMIT - BL32_BASE,
21784090d2cSYann Gautier 			MT_RO_DATA | MT_SECURE);
2181989a19cSYann Gautier #endif
2191d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
2201d204ee4SYann Gautier 
22159a1cdf1SYann Gautier 	/* Prevent corruption of preloaded Device Tree */
22259a1cdf1SYann Gautier 	mmap_add_region(DTB_BASE, DTB_BASE,
22359a1cdf1SYann Gautier 			DTB_LIMIT - DTB_BASE,
2249c52e69fSYann Gautier 			MT_RO_DATA | MT_SECURE);
22559a1cdf1SYann Gautier 
22659a1cdf1SYann Gautier 	configure_mmu();
22759a1cdf1SYann Gautier 
228c20b0606SYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
22959a1cdf1SYann Gautier 		panic();
23059a1cdf1SYann Gautier 	}
23159a1cdf1SYann Gautier 
2327ae58c6bSYann Gautier 	pwr_base = stm32mp_pwr_base();
2337ae58c6bSYann Gautier 	rcc_base = stm32mp_rcc_base();
2347ae58c6bSYann Gautier 
2354353bb20SYann Gautier 	/*
2364353bb20SYann Gautier 	 * Disable the backup domain write protection.
2374353bb20SYann Gautier 	 * The protection is enable at each reset by hardware
2384353bb20SYann Gautier 	 * and must be disabled by software.
2394353bb20SYann Gautier 	 */
2407ae58c6bSYann Gautier 	mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
2414353bb20SYann Gautier 
2427ae58c6bSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
2434353bb20SYann Gautier 		;
2444353bb20SYann Gautier 	}
2454353bb20SYann Gautier 
2464353bb20SYann Gautier 	/* Reset backup domain on cold boot cases */
2477ae58c6bSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
2487ae58c6bSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2494353bb20SYann Gautier 
2507ae58c6bSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
2514353bb20SYann Gautier 		       0U) {
2524353bb20SYann Gautier 			;
2534353bb20SYann Gautier 		}
2544353bb20SYann Gautier 
2557ae58c6bSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2564353bb20SYann Gautier 	}
2574353bb20SYann Gautier 
258b053a22eSYann Gautier 	/* Disable MCKPROT */
259b053a22eSYann Gautier 	mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
260b053a22eSYann Gautier 
2619a73a56cSYann Gautier 	/*
2629a73a56cSYann Gautier 	 * Set minimum reset pulse duration to 31ms for discrete power
2639a73a56cSYann Gautier 	 * supplied boards.
2649a73a56cSYann Gautier 	 */
2659a73a56cSYann Gautier 	if (dt_pmic_status() <= 0) {
2669a73a56cSYann Gautier 		mmio_clrsetbits_32(rcc_base + RCC_RDLSICR,
2679a73a56cSYann Gautier 				   RCC_RDLSICR_MRD_MASK,
2689a73a56cSYann Gautier 				   31U << RCC_RDLSICR_MRD_SHIFT);
2699a73a56cSYann Gautier 	}
2709a73a56cSYann Gautier 
2714353bb20SYann Gautier 	generic_delay_timer_init();
2724353bb20SYann Gautier 
273acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER
274acf28c26SYann Gautier 	/* Disable programmer UART before changing clock tree */
275acf28c26SYann Gautier 	if (boot_context->boot_interface_selected ==
276acf28c26SYann Gautier 	    BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) {
277acf28c26SYann Gautier 		uintptr_t uart_prog_addr =
278acf28c26SYann Gautier 			get_uart_address(boot_context->boot_interface_instance);
279acf28c26SYann Gautier 
280acf28c26SYann Gautier 		stm32_uart_stop(uart_prog_addr);
281acf28c26SYann Gautier 	}
282acf28c26SYann Gautier #endif
2837839a050SYann Gautier 	if (stm32mp1_clk_probe() < 0) {
2847839a050SYann Gautier 		panic();
2857839a050SYann Gautier 	}
2867839a050SYann Gautier 
2877839a050SYann Gautier 	if (stm32mp1_clk_init() < 0) {
2887839a050SYann Gautier 		panic();
2897839a050SYann Gautier 	}
2907839a050SYann Gautier 
2914dc77a35SYann Gautier 	stm32_save_boot_interface(boot_context->boot_interface_selected,
2924dc77a35SYann Gautier 				  boot_context->boot_interface_instance);
2934dc77a35SYann Gautier 
294d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER
295d7176f03SYann Gautier 	/* Deconfigure all UART RX pins configured by ROM code */
296d7176f03SYann Gautier 	stm32mp1_deconfigure_uart_pins();
297d7176f03SYann Gautier #endif
298d7176f03SYann Gautier 
29986240942SYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
300278c34dfSYann Gautier 		goto skip_console_init;
301278c34dfSYann Gautier 	}
302278c34dfSYann Gautier 
303dec286ddSYann Gautier 	stm32mp_print_cpuinfo();
304dec286ddSYann Gautier 
305278c34dfSYann Gautier 	board_model = dt_get_board_model();
306278c34dfSYann Gautier 	if (board_model != NULL) {
30759a1cdf1SYann Gautier 		NOTICE("Model: %s\n", board_model);
308278c34dfSYann Gautier 	}
309278c34dfSYann Gautier 
31010e7a9e9SYann Gautier 	stm32mp_print_boardinfo();
31110e7a9e9SYann Gautier 
3124bdb1a7aSLionel Debieve 	if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
3134bdb1a7aSLionel Debieve 		NOTICE("Bootrom authentication %s\n",
3144bdb1a7aSLionel Debieve 		       (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
3154bdb1a7aSLionel Debieve 		       "failed" : "succeeded");
3164bdb1a7aSLionel Debieve 	}
3174bdb1a7aSLionel Debieve 
318278c34dfSYann Gautier skip_console_init:
319967a8e63SPascal Paillet 	if (fixed_regulator_register() != 0) {
320967a8e63SPascal Paillet 		panic();
321967a8e63SPascal Paillet 	}
322967a8e63SPascal Paillet 
3230c16e7d2SYann Gautier 	if (dt_pmic_status() > 0) {
3240c16e7d2SYann Gautier 		initialize_pmic();
325ae7792e0SNicolas Le Bayon 		print_pmic_info_and_debug();
3260c16e7d2SYann Gautier 	}
3270c16e7d2SYann Gautier 
3280c16e7d2SYann Gautier 	stm32mp1_syscfg_init();
3290c16e7d2SYann Gautier 
33073680c23SYann Gautier 	if (stm32_iwdg_init() < 0) {
33173680c23SYann Gautier 		panic();
33273680c23SYann Gautier 	}
33373680c23SYann Gautier 
33473680c23SYann Gautier 	stm32_iwdg_refresh();
33573680c23SYann Gautier 
336*49abdfd8SLionel Debieve 	if (stm32mp_is_auth_supported()) {
337*49abdfd8SLionel Debieve 		stm32mp1_auth_ops.check_key =
338*49abdfd8SLionel Debieve 			boot_context->bootrom_ecdsa_check_key;
3394bdb1a7aSLionel Debieve 		stm32mp1_auth_ops.verify_signature =
3404bdb1a7aSLionel Debieve 			boot_context->bootrom_ecdsa_verify_signature;
3414bdb1a7aSLionel Debieve 
3424bdb1a7aSLionel Debieve 		stm32mp_init_auth(&stm32mp1_auth_ops);
343*49abdfd8SLionel Debieve 	}
3444bdb1a7aSLionel Debieve 
34510a511ceSYann Gautier 	stm32mp1_arch_security_setup();
34610a511ceSYann Gautier 
34759a1cdf1SYann Gautier 	print_reset_reason();
34859a1cdf1SYann Gautier 
349f5a3688bSYann Gautier 	update_monotonic_counter();
350f5a3688bSYann Gautier 
3511f4513cbSYann Gautier 	stm32mp1_syscfg_enable_io_compensation_finish();
3521f4513cbSYann Gautier 
353d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE
354d5a84eeaSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
355d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
356d5a84eeaSYann Gautier 
3573f9c9784SYann Gautier 	stm32mp_io_setup();
3584353bb20SYann Gautier }
3591989a19cSYann Gautier 
3601989a19cSYann Gautier /*******************************************************************************
3611989a19cSYann Gautier  * This function can be used by the platforms to update/use image
3621989a19cSYann Gautier  * information for given `image_id`.
3631989a19cSYann Gautier  ******************************************************************************/
3641989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
3651989a19cSYann Gautier {
3661989a19cSYann Gautier 	int err = 0;
3671989a19cSYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
3681989a19cSYann Gautier 	bl_mem_params_node_t *bl32_mem_params;
3691d204ee4SYann Gautier 	bl_mem_params_node_t *pager_mem_params __unused;
3701d204ee4SYann Gautier 	bl_mem_params_node_t *paged_mem_params __unused;
37129332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE
37229332bcdSYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
37329332bcdSYann Gautier 	bl_mem_params_node_t *tos_fw_mem_params;
37429332bcdSYann Gautier 	unsigned int i;
375b7066086SYann Gautier 	unsigned int idx;
37629332bcdSYann Gautier 	unsigned long long ddr_top __unused;
37729332bcdSYann Gautier 	const unsigned int image_ids[] = {
37829332bcdSYann Gautier 		BL32_IMAGE_ID,
37929332bcdSYann Gautier 		BL33_IMAGE_ID,
38029332bcdSYann Gautier 		HW_CONFIG_ID,
38129332bcdSYann Gautier 		TOS_FW_CONFIG_ID,
38229332bcdSYann Gautier 	};
38329332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
3841989a19cSYann Gautier 
3851989a19cSYann Gautier 	assert(bl_mem_params != NULL);
3861989a19cSYann Gautier 
3871989a19cSYann Gautier 	switch (image_id) {
38829332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE
38929332bcdSYann Gautier 	case FW_CONFIG_ID:
39029332bcdSYann Gautier 		/* Set global DTB info for fixed fw_config information */
39129332bcdSYann Gautier 		set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID);
39229332bcdSYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
39329332bcdSYann Gautier 
394b7066086SYann Gautier 		idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID);
395b7066086SYann Gautier 
39629332bcdSYann Gautier 		/* Iterate through all the fw config IDs */
39729332bcdSYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
398b7066086SYann Gautier 			if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) {
399b7066086SYann Gautier 				continue;
400b7066086SYann Gautier 			}
401b7066086SYann Gautier 
40229332bcdSYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
40329332bcdSYann Gautier 			assert(bl_mem_params != NULL);
40429332bcdSYann Gautier 
40529332bcdSYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
40629332bcdSYann Gautier 			if (config_info == NULL) {
40729332bcdSYann Gautier 				continue;
40829332bcdSYann Gautier 			}
40929332bcdSYann Gautier 
41029332bcdSYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
41129332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
41229332bcdSYann Gautier 
41329332bcdSYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
41429332bcdSYann Gautier 
41529332bcdSYann Gautier 			switch (image_ids[i]) {
41629332bcdSYann Gautier 			case BL32_IMAGE_ID:
41729332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
41829332bcdSYann Gautier 
41929332bcdSYann Gautier 				/* In case of OPTEE, initialize address space with tos_fw addr */
42029332bcdSYann Gautier 				pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
42129332bcdSYann Gautier 				pager_mem_params->image_info.image_base = config_info->config_addr;
42229332bcdSYann Gautier 				pager_mem_params->image_info.image_max_size =
42329332bcdSYann Gautier 					config_info->config_max_size;
42429332bcdSYann Gautier 
42529332bcdSYann Gautier 				/* Init base and size for pager if exist */
42629332bcdSYann Gautier 				paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
42729332bcdSYann Gautier 				paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
42829332bcdSYann Gautier 					(dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
42929332bcdSYann Gautier 					 STM32MP_DDR_SHMEM_SIZE);
43029332bcdSYann Gautier 				paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
43129332bcdSYann Gautier 				break;
43229332bcdSYann Gautier 
43329332bcdSYann Gautier 			case BL33_IMAGE_ID:
43429332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
43529332bcdSYann Gautier 				break;
43629332bcdSYann Gautier 
43729332bcdSYann Gautier 			case HW_CONFIG_ID:
43829332bcdSYann Gautier 			case TOS_FW_CONFIG_ID:
43929332bcdSYann Gautier 				break;
44029332bcdSYann Gautier 
44129332bcdSYann Gautier 			default:
44229332bcdSYann Gautier 				return -EINVAL;
44329332bcdSYann Gautier 			}
44429332bcdSYann Gautier 		}
44529332bcdSYann Gautier 		break;
44629332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
44729332bcdSYann Gautier 
4481989a19cSYann Gautier 	case BL32_IMAGE_ID:
44984090d2cSYann Gautier 		if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
45084090d2cSYann Gautier 			/* BL32 is OP-TEE header */
45184090d2cSYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
4521989a19cSYann Gautier 			pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
4531989a19cSYann Gautier 			paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
45484090d2cSYann Gautier 			assert((pager_mem_params != NULL) && (paged_mem_params != NULL));
45584090d2cSYann Gautier 
4561d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
45784090d2cSYann Gautier 			/* Set OP-TEE extra image load areas at run-time */
45884090d2cSYann Gautier 			pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
45984090d2cSYann Gautier 			pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
46084090d2cSYann Gautier 
4611989a19cSYann Gautier 			paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
46284090d2cSYann Gautier 								  dt_get_ddr_size() -
46384090d2cSYann Gautier 								  STM32MP_DDR_S_SIZE -
46484090d2cSYann Gautier 								  STM32MP_DDR_SHMEM_SIZE;
46584090d2cSYann Gautier 			paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
4661d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
4671989a19cSYann Gautier 
4681989a19cSYann Gautier 			err = parse_optee_header(&bl_mem_params->ep_info,
4691989a19cSYann Gautier 						 &pager_mem_params->image_info,
4701989a19cSYann Gautier 						 &paged_mem_params->image_info);
4711989a19cSYann Gautier 			if (err) {
4721989a19cSYann Gautier 				ERROR("OPTEE header parse error.\n");
4731989a19cSYann Gautier 				panic();
4741989a19cSYann Gautier 			}
4751989a19cSYann Gautier 
4761989a19cSYann Gautier 			/* Set optee boot info from parsed header data */
47784090d2cSYann Gautier 			bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base;
4781989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
4791989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
4801d204ee4SYann Gautier 		} else {
4811d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE
4821d204ee4SYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
48329332bcdSYann Gautier 			tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
48429332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size +=
48529332bcdSYann Gautier 				tos_fw_mem_params->image_info.image_max_size;
4861d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
4871d204ee4SYann Gautier 			bl_mem_params->ep_info.args.arg0 = 0;
48884090d2cSYann Gautier 		}
4891989a19cSYann Gautier 		break;
4901989a19cSYann Gautier 
4911989a19cSYann Gautier 	case BL33_IMAGE_ID:
4921989a19cSYann Gautier 		bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
4931989a19cSYann Gautier 		assert(bl32_mem_params != NULL);
4941989a19cSYann Gautier 		bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
495ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT
496ba02add9SSughosh Ganu 		stm32mp1_fwu_set_boot_idx();
497ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */
4981989a19cSYann Gautier 		break;
4991989a19cSYann Gautier 
5001989a19cSYann Gautier 	default:
5011989a19cSYann Gautier 		/* Do nothing in default case */
5021989a19cSYann Gautier 		break;
5031989a19cSYann Gautier 	}
5041989a19cSYann Gautier 
50518b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
50618b415beSYann Gautier 	/*
50718b415beSYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
50818b415beSYann Gautier 	 * We take the worst case which is 2 MMC blocks.
50918b415beSYann Gautier 	 */
51018b415beSYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
51118b415beSYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
51218b415beSYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
51318b415beSYann Gautier 				 bl_mem_params->image_info.image_size,
51418b415beSYann Gautier 				 2U * MMC_BLOCK_SIZE);
51518b415beSYann Gautier 	}
51618b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
51718b415beSYann Gautier 
5181989a19cSYann Gautier 	return err;
5191989a19cSYann Gautier }
52099080bd1SYann Gautier 
52199080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void)
52299080bd1SYann Gautier {
523fa92fef0SPatrick Delaunay 	uint16_t boot_itf = stm32mp_get_boot_itf_selected();
524fa92fef0SPatrick Delaunay 
525fa92fef0SPatrick Delaunay 	switch (boot_itf) {
5269083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
5279083fa11SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
528fa92fef0SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
529fa92fef0SPatrick Delaunay 		/* Invalidate the downloaded buffer used with io_memmap */
530fa92fef0SPatrick Delaunay 		inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
531fa92fef0SPatrick Delaunay 		break;
5329083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
533fa92fef0SPatrick Delaunay 	default:
534fa92fef0SPatrick Delaunay 		/* Do nothing in default case */
535fa92fef0SPatrick Delaunay 		break;
536fa92fef0SPatrick Delaunay 	}
537fa92fef0SPatrick Delaunay 
53899080bd1SYann Gautier 	stm32mp1_security_setup();
53999080bd1SYann Gautier }
540