xref: /rk3399_ARM-atf/plat/st/stm32mp1/bl2_plat_setup.c (revision 2deff904a953c6a87331ab6830ab80e3889d9e23)
14353bb20SYann Gautier /*
21f4513cbSYann Gautier  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #include <assert.h>
829332bcdSYann Gautier #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1618b415beSYann Gautier #include <drivers/mmc.h>
17f33b2433SYann Gautier #include <drivers/st/bsec.h>
18967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h>
1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
20acf28c26SYann Gautier #include <drivers/st/stm32_uart.h>
2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
24ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h>
2529332bcdSYann Gautier #include <lib/fconf/fconf.h>
2629332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
2709d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
281989a19cSYann Gautier #include <lib/optee_utils.h>
2909d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
3009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
3109d40e0eSAntonio Nino Diaz 
32ff7675ebSYann Gautier #include <platform_def.h>
33ba02add9SSughosh Ganu #include <stm32mp_common.h>
3473680c23SYann Gautier #include <stm32mp1_dbgmcu.h>
354353bb20SYann Gautier 
36ac4b8b06SLionel Debieve #if DEBUG
37ac4b8b06SLionel Debieve static const char debug_msg[] = {
38ac4b8b06SLionel Debieve 	"***************************************************\n"
39ac4b8b06SLionel Debieve 	"** DEBUG ACCESS PORT IS OPEN!                    **\n"
40ac4b8b06SLionel Debieve 	"** This boot image is only for debugging purpose **\n"
41ac4b8b06SLionel Debieve 	"** and is unsafe for production use.             **\n"
42ac4b8b06SLionel Debieve 	"**                                               **\n"
43ac4b8b06SLionel Debieve 	"** If you see this message and you are not       **\n"
44ac4b8b06SLionel Debieve 	"** debugging report this immediately to your     **\n"
45ac4b8b06SLionel Debieve 	"** vendor!                                       **\n"
46ac4b8b06SLionel Debieve 	"***************************************************\n"
47ac4b8b06SLionel Debieve };
48ac4b8b06SLionel Debieve #endif
49ac4b8b06SLionel Debieve 
50111a384cSYann Gautier #if STM32MP15
514bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops;
52111a384cSYann Gautier #endif
53cce37d44SYann Gautier 
5459a1cdf1SYann Gautier static void print_reset_reason(void)
5559a1cdf1SYann Gautier {
567ae58c6bSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
5759a1cdf1SYann Gautier 
5859a1cdf1SYann Gautier 	if (rstsr == 0U) {
5959a1cdf1SYann Gautier 		WARN("Reset reason unknown\n");
6059a1cdf1SYann Gautier 		return;
6159a1cdf1SYann Gautier 	}
6259a1cdf1SYann Gautier 
6359a1cdf1SYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
6459a1cdf1SYann Gautier 
6559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
6659a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
6759a1cdf1SYann Gautier 			INFO("System exits from STANDBY\n");
6859a1cdf1SYann Gautier 			return;
6959a1cdf1SYann Gautier 		}
7059a1cdf1SYann Gautier 
7159a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
7259a1cdf1SYann Gautier 			INFO("MPU exits from CSTANDBY\n");
7359a1cdf1SYann Gautier 			return;
7459a1cdf1SYann Gautier 		}
7559a1cdf1SYann Gautier 	}
7659a1cdf1SYann Gautier 
7759a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
7859a1cdf1SYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
7959a1cdf1SYann Gautier 		return;
8059a1cdf1SYann Gautier 	}
8159a1cdf1SYann Gautier 
8259a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
8359a1cdf1SYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
8459a1cdf1SYann Gautier 		return;
8559a1cdf1SYann Gautier 	}
8659a1cdf1SYann Gautier 
87111a384cSYann Gautier #if STM32MP15
8859a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
8959a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
9059a1cdf1SYann Gautier 			INFO("  System reset generated by MCU (MCSYSRST)\n");
9159a1cdf1SYann Gautier 		} else {
9259a1cdf1SYann Gautier 			INFO("  Local reset generated by MCU (MCSYSRST)\n");
9359a1cdf1SYann Gautier 		}
9459a1cdf1SYann Gautier 		return;
9559a1cdf1SYann Gautier 	}
96111a384cSYann Gautier #endif
9759a1cdf1SYann Gautier 
9859a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
9959a1cdf1SYann Gautier 		INFO("  System reset generated by MPU (MPSYSRST)\n");
10059a1cdf1SYann Gautier 		return;
10159a1cdf1SYann Gautier 	}
10259a1cdf1SYann Gautier 
10359a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
10459a1cdf1SYann Gautier 		INFO("  Reset due to a clock failure on HSE\n");
10559a1cdf1SYann Gautier 		return;
10659a1cdf1SYann Gautier 	}
10759a1cdf1SYann Gautier 
10859a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
10959a1cdf1SYann Gautier 		INFO("  IWDG1 Reset (rst_iwdg1)\n");
11059a1cdf1SYann Gautier 		return;
11159a1cdf1SYann Gautier 	}
11259a1cdf1SYann Gautier 
11359a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
11459a1cdf1SYann Gautier 		INFO("  IWDG2 Reset (rst_iwdg2)\n");
11559a1cdf1SYann Gautier 		return;
11659a1cdf1SYann Gautier 	}
11759a1cdf1SYann Gautier 
11859a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
11959a1cdf1SYann Gautier 		INFO("  MPU Processor 0 Reset\n");
12059a1cdf1SYann Gautier 		return;
12159a1cdf1SYann Gautier 	}
12259a1cdf1SYann Gautier 
123111a384cSYann Gautier #if STM32MP15
12459a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
12559a1cdf1SYann Gautier 		INFO("  MPU Processor 1 Reset\n");
12659a1cdf1SYann Gautier 		return;
12759a1cdf1SYann Gautier 	}
128111a384cSYann Gautier #endif
12959a1cdf1SYann Gautier 
13059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
13159a1cdf1SYann Gautier 		INFO("  Pad Reset from NRST\n");
13259a1cdf1SYann Gautier 		return;
13359a1cdf1SYann Gautier 	}
13459a1cdf1SYann Gautier 
13559a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
13659a1cdf1SYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
13759a1cdf1SYann Gautier 		return;
13859a1cdf1SYann Gautier 	}
13959a1cdf1SYann Gautier 
14059a1cdf1SYann Gautier 	ERROR("  Unidentified reset reason\n");
14159a1cdf1SYann Gautier }
14259a1cdf1SYann Gautier 
14359a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0,
14459a1cdf1SYann Gautier 				  u_register_t arg1 __unused,
14559a1cdf1SYann Gautier 				  u_register_t arg2 __unused,
14659a1cdf1SYann Gautier 				  u_register_t arg3 __unused)
1474353bb20SYann Gautier {
148c768b2b2SYann Gautier 	stm32mp_setup_early_console();
149c768b2b2SYann Gautier 
1503f9c9784SYann Gautier 	stm32mp_save_boot_ctx_address(arg0);
1514353bb20SYann Gautier }
1524353bb20SYann Gautier 
1534353bb20SYann Gautier void bl2_platform_setup(void)
1544353bb20SYann Gautier {
15510a511ceSYann Gautier 	int ret;
15610a511ceSYann Gautier 
15710a511ceSYann Gautier 	ret = stm32mp1_ddr_probe();
15810a511ceSYann Gautier 	if (ret < 0) {
15910a511ceSYann Gautier 		ERROR("Invalid DDR init: error %d\n", ret);
16010a511ceSYann Gautier 		panic();
16110a511ceSYann Gautier 	}
16210a511ceSYann Gautier 
163c1ad41fbSYann Gautier 	/* Map DDR for binary load, now with cacheable attribute */
16484686ba3SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
165c1ad41fbSYann Gautier 				      STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
166c1ad41fbSYann Gautier 	if (ret < 0) {
167c1ad41fbSYann Gautier 		ERROR("DDR mapping: error %d\n", ret);
168c1ad41fbSYann Gautier 		panic();
169c1ad41fbSYann Gautier 	}
17084686ba3SYann Gautier 
1711d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
1721989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1731989a19cSYann Gautier 	INFO("BL2 runs OP-TEE setup\n");
1741989a19cSYann Gautier #else
1754353bb20SYann Gautier 	INFO("BL2 runs SP_MIN setup\n");
1761989a19cSYann Gautier #endif
1771d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
1784353bb20SYann Gautier }
1794353bb20SYann Gautier 
180111a384cSYann Gautier #if STM32MP15
181f5a3688bSYann Gautier static void update_monotonic_counter(void)
182f5a3688bSYann Gautier {
183f5a3688bSYann Gautier 	uint32_t version;
184f5a3688bSYann Gautier 	uint32_t otp;
185f5a3688bSYann Gautier 
186f5a3688bSYann Gautier 	CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE,
187f5a3688bSYann Gautier 		assert_stm32mp1_monotonic_counter_reach_max);
188f5a3688bSYann Gautier 
189f5a3688bSYann Gautier 	/* Check if monotonic counter needs to be incremented */
190f5a3688bSYann Gautier 	if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) {
191f5a3688bSYann Gautier 		panic();
192f5a3688bSYann Gautier 	}
193f5a3688bSYann Gautier 
194f5a3688bSYann Gautier 	if (stm32_get_otp_value_from_idx(otp, &version) != 0) {
195f5a3688bSYann Gautier 		panic();
196f5a3688bSYann Gautier 	}
197f5a3688bSYann Gautier 
198f5a3688bSYann Gautier 	if ((version + 1U) < BIT(STM32_TF_VERSION)) {
199f5a3688bSYann Gautier 		uint32_t result;
200f5a3688bSYann Gautier 
201f5a3688bSYann Gautier 		/* Need to increment the monotonic counter. */
202f5a3688bSYann Gautier 		version = BIT(STM32_TF_VERSION) - 1U;
203f5a3688bSYann Gautier 
204f5a3688bSYann Gautier 		result = bsec_program_otp(version, otp);
205f5a3688bSYann Gautier 		if (result != BSEC_OK) {
206f5a3688bSYann Gautier 			ERROR("BSEC: MONOTONIC_OTP program Error %u\n",
207f5a3688bSYann Gautier 			      result);
208f5a3688bSYann Gautier 			panic();
209f5a3688bSYann Gautier 		}
210f5a3688bSYann Gautier 		INFO("Monotonic counter has been incremented (value 0x%x)\n",
211f5a3688bSYann Gautier 		     version);
212f5a3688bSYann Gautier 	}
213f5a3688bSYann Gautier }
214111a384cSYann Gautier #endif
215f5a3688bSYann Gautier 
2164353bb20SYann Gautier void bl2_el3_plat_arch_setup(void)
2174353bb20SYann Gautier {
218278c34dfSYann Gautier 	const char *board_model;
219e58a53fbSYann Gautier 	boot_api_context_t *boot_context =
2203f9c9784SYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
2217ae58c6bSYann Gautier 	uintptr_t pwr_base;
2227ae58c6bSYann Gautier 	uintptr_t rcc_base;
223e58a53fbSYann Gautier 
224072d7532SNicolas Le Bayon 	if (bsec_probe() != 0U) {
225072d7532SNicolas Le Bayon 		panic();
226072d7532SNicolas Le Bayon 	}
227072d7532SNicolas Le Bayon 
22859a1cdf1SYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
22959a1cdf1SYann Gautier 			BL_CODE_END - BL_CODE_BASE,
23059a1cdf1SYann Gautier 			MT_CODE | MT_SECURE);
23159a1cdf1SYann Gautier 
2321d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
2331989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
2341989a19cSYann Gautier 	mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
2351989a19cSYann Gautier 			STM32MP_OPTEE_SIZE,
2361989a19cSYann Gautier 			MT_MEMORY | MT_RW | MT_SECURE);
23784090d2cSYann Gautier #else
23884090d2cSYann Gautier 	/* Prevent corruption of preloaded BL32 */
23984090d2cSYann Gautier 	mmap_add_region(BL32_BASE, BL32_BASE,
24084090d2cSYann Gautier 			BL32_LIMIT - BL32_BASE,
24184090d2cSYann Gautier 			MT_RO_DATA | MT_SECURE);
2421989a19cSYann Gautier #endif
2431d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
2441d204ee4SYann Gautier 
24559a1cdf1SYann Gautier 	/* Prevent corruption of preloaded Device Tree */
24659a1cdf1SYann Gautier 	mmap_add_region(DTB_BASE, DTB_BASE,
24759a1cdf1SYann Gautier 			DTB_LIMIT - DTB_BASE,
2489c52e69fSYann Gautier 			MT_RO_DATA | MT_SECURE);
24959a1cdf1SYann Gautier 
25059a1cdf1SYann Gautier 	configure_mmu();
25159a1cdf1SYann Gautier 
252c20b0606SYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
25359a1cdf1SYann Gautier 		panic();
25459a1cdf1SYann Gautier 	}
25559a1cdf1SYann Gautier 
2567ae58c6bSYann Gautier 	pwr_base = stm32mp_pwr_base();
2577ae58c6bSYann Gautier 	rcc_base = stm32mp_rcc_base();
2587ae58c6bSYann Gautier 
2594353bb20SYann Gautier 	/*
2604353bb20SYann Gautier 	 * Disable the backup domain write protection.
2614353bb20SYann Gautier 	 * The protection is enable at each reset by hardware
2624353bb20SYann Gautier 	 * and must be disabled by software.
2634353bb20SYann Gautier 	 */
2647ae58c6bSYann Gautier 	mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
2654353bb20SYann Gautier 
2667ae58c6bSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
2674353bb20SYann Gautier 		;
2684353bb20SYann Gautier 	}
2694353bb20SYann Gautier 
2704353bb20SYann Gautier 	/* Reset backup domain on cold boot cases */
2717ae58c6bSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
2727ae58c6bSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2734353bb20SYann Gautier 
2747ae58c6bSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
2754353bb20SYann Gautier 		       0U) {
2764353bb20SYann Gautier 			;
2774353bb20SYann Gautier 		}
2784353bb20SYann Gautier 
2797ae58c6bSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2804353bb20SYann Gautier 	}
2814353bb20SYann Gautier 
282111a384cSYann Gautier #if STM32MP15
283b053a22eSYann Gautier 	/* Disable MCKPROT */
284b053a22eSYann Gautier 	mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
285111a384cSYann Gautier #endif
286b053a22eSYann Gautier 
2879a73a56cSYann Gautier 	/*
2889a73a56cSYann Gautier 	 * Set minimum reset pulse duration to 31ms for discrete power
2899a73a56cSYann Gautier 	 * supplied boards.
2909a73a56cSYann Gautier 	 */
2919a73a56cSYann Gautier 	if (dt_pmic_status() <= 0) {
2929a73a56cSYann Gautier 		mmio_clrsetbits_32(rcc_base + RCC_RDLSICR,
2939a73a56cSYann Gautier 				   RCC_RDLSICR_MRD_MASK,
2949a73a56cSYann Gautier 				   31U << RCC_RDLSICR_MRD_SHIFT);
2959a73a56cSYann Gautier 	}
2969a73a56cSYann Gautier 
2974353bb20SYann Gautier 	generic_delay_timer_init();
2984353bb20SYann Gautier 
299acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER
300acf28c26SYann Gautier 	/* Disable programmer UART before changing clock tree */
301acf28c26SYann Gautier 	if (boot_context->boot_interface_selected ==
302acf28c26SYann Gautier 	    BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) {
303acf28c26SYann Gautier 		uintptr_t uart_prog_addr =
304acf28c26SYann Gautier 			get_uart_address(boot_context->boot_interface_instance);
305acf28c26SYann Gautier 
306acf28c26SYann Gautier 		stm32_uart_stop(uart_prog_addr);
307acf28c26SYann Gautier 	}
308acf28c26SYann Gautier #endif
3097839a050SYann Gautier 	if (stm32mp1_clk_probe() < 0) {
3107839a050SYann Gautier 		panic();
3117839a050SYann Gautier 	}
3127839a050SYann Gautier 
3137839a050SYann Gautier 	if (stm32mp1_clk_init() < 0) {
3147839a050SYann Gautier 		panic();
3157839a050SYann Gautier 	}
3167839a050SYann Gautier 
3174dc77a35SYann Gautier 	stm32_save_boot_interface(boot_context->boot_interface_selected,
3184dc77a35SYann Gautier 				  boot_context->boot_interface_instance);
3194dc77a35SYann Gautier 
320111a384cSYann Gautier #if STM32MP_USB_PROGRAMMER && STM32MP15
321d7176f03SYann Gautier 	/* Deconfigure all UART RX pins configured by ROM code */
322d7176f03SYann Gautier 	stm32mp1_deconfigure_uart_pins();
323d7176f03SYann Gautier #endif
324d7176f03SYann Gautier 
32586240942SYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
326278c34dfSYann Gautier 		goto skip_console_init;
327278c34dfSYann Gautier 	}
328278c34dfSYann Gautier 
329dec286ddSYann Gautier 	stm32mp_print_cpuinfo();
330dec286ddSYann Gautier 
331278c34dfSYann Gautier 	board_model = dt_get_board_model();
332278c34dfSYann Gautier 	if (board_model != NULL) {
33359a1cdf1SYann Gautier 		NOTICE("Model: %s\n", board_model);
334278c34dfSYann Gautier 	}
335278c34dfSYann Gautier 
33610e7a9e9SYann Gautier 	stm32mp_print_boardinfo();
33710e7a9e9SYann Gautier 
3384bdb1a7aSLionel Debieve 	if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
3394bdb1a7aSLionel Debieve 		NOTICE("Bootrom authentication %s\n",
3404bdb1a7aSLionel Debieve 		       (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
3414bdb1a7aSLionel Debieve 		       "failed" : "succeeded");
3424bdb1a7aSLionel Debieve 	}
3434bdb1a7aSLionel Debieve 
344278c34dfSYann Gautier skip_console_init:
345967a8e63SPascal Paillet 	if (fixed_regulator_register() != 0) {
346967a8e63SPascal Paillet 		panic();
347967a8e63SPascal Paillet 	}
348967a8e63SPascal Paillet 
3490c16e7d2SYann Gautier 	if (dt_pmic_status() > 0) {
3500c16e7d2SYann Gautier 		initialize_pmic();
351ffd1b889SYann Gautier 		if (pmic_voltages_init() != 0) {
352ffd1b889SYann Gautier 			ERROR("PMIC voltages init failed\n");
353ffd1b889SYann Gautier 			panic();
354ffd1b889SYann Gautier 		}
355ae7792e0SNicolas Le Bayon 		print_pmic_info_and_debug();
3560c16e7d2SYann Gautier 	}
3570c16e7d2SYann Gautier 
3580c16e7d2SYann Gautier 	stm32mp1_syscfg_init();
3590c16e7d2SYann Gautier 
36073680c23SYann Gautier 	if (stm32_iwdg_init() < 0) {
36173680c23SYann Gautier 		panic();
36273680c23SYann Gautier 	}
36373680c23SYann Gautier 
36473680c23SYann Gautier 	stm32_iwdg_refresh();
36573680c23SYann Gautier 
366ac4b8b06SLionel Debieve 	if (bsec_read_debug_conf() != 0U) {
367ac4b8b06SLionel Debieve 		if (stm32mp_is_closed_device()) {
368ac4b8b06SLionel Debieve #if DEBUG
369ac4b8b06SLionel Debieve 			WARN("\n%s", debug_msg);
370ac4b8b06SLionel Debieve #else
371ac4b8b06SLionel Debieve 			ERROR("***Debug opened on closed chip***\n");
372ac4b8b06SLionel Debieve #endif
373ac4b8b06SLionel Debieve 		}
374ac4b8b06SLionel Debieve 	}
375ac4b8b06SLionel Debieve 
376111a384cSYann Gautier #if STM32MP15
37749abdfd8SLionel Debieve 	if (stm32mp_is_auth_supported()) {
37849abdfd8SLionel Debieve 		stm32mp1_auth_ops.check_key =
37949abdfd8SLionel Debieve 			boot_context->bootrom_ecdsa_check_key;
3804bdb1a7aSLionel Debieve 		stm32mp1_auth_ops.verify_signature =
3814bdb1a7aSLionel Debieve 			boot_context->bootrom_ecdsa_verify_signature;
3824bdb1a7aSLionel Debieve 
3834bdb1a7aSLionel Debieve 		stm32mp_init_auth(&stm32mp1_auth_ops);
38449abdfd8SLionel Debieve 	}
385111a384cSYann Gautier #endif
3864bdb1a7aSLionel Debieve 
38710a511ceSYann Gautier 	stm32mp1_arch_security_setup();
38810a511ceSYann Gautier 
38959a1cdf1SYann Gautier 	print_reset_reason();
39059a1cdf1SYann Gautier 
391111a384cSYann Gautier #if STM32MP15
392f5a3688bSYann Gautier 	update_monotonic_counter();
393111a384cSYann Gautier #endif
394f5a3688bSYann Gautier 
3951f4513cbSYann Gautier 	stm32mp1_syscfg_enable_io_compensation_finish();
3961f4513cbSYann Gautier 
397d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE
398d5a84eeaSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
399d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
400d5a84eeaSYann Gautier 
4013f9c9784SYann Gautier 	stm32mp_io_setup();
4024353bb20SYann Gautier }
4031989a19cSYann Gautier 
4041989a19cSYann Gautier /*******************************************************************************
4051989a19cSYann Gautier  * This function can be used by the platforms to update/use image
4061989a19cSYann Gautier  * information for given `image_id`.
4071989a19cSYann Gautier  ******************************************************************************/
4081989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
4091989a19cSYann Gautier {
4101989a19cSYann Gautier 	int err = 0;
4111989a19cSYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
4121989a19cSYann Gautier 	bl_mem_params_node_t *bl32_mem_params;
4131d204ee4SYann Gautier 	bl_mem_params_node_t *pager_mem_params __unused;
4141d204ee4SYann Gautier 	bl_mem_params_node_t *paged_mem_params __unused;
41529332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE
41629332bcdSYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
41729332bcdSYann Gautier 	bl_mem_params_node_t *tos_fw_mem_params;
41829332bcdSYann Gautier 	unsigned int i;
419b7066086SYann Gautier 	unsigned int idx;
42029332bcdSYann Gautier 	unsigned long long ddr_top __unused;
42129332bcdSYann Gautier 	const unsigned int image_ids[] = {
42229332bcdSYann Gautier 		BL32_IMAGE_ID,
42329332bcdSYann Gautier 		BL33_IMAGE_ID,
42429332bcdSYann Gautier 		HW_CONFIG_ID,
42529332bcdSYann Gautier 		TOS_FW_CONFIG_ID,
42629332bcdSYann Gautier 	};
42729332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
4281989a19cSYann Gautier 
4291989a19cSYann Gautier 	assert(bl_mem_params != NULL);
4301989a19cSYann Gautier 
4311989a19cSYann Gautier 	switch (image_id) {
43229332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE
43329332bcdSYann Gautier 	case FW_CONFIG_ID:
43429332bcdSYann Gautier 		/* Set global DTB info for fixed fw_config information */
43526850d71SManish V Badarkhe 		set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE,
43626850d71SManish V Badarkhe 				FW_CONFIG_ID);
43729332bcdSYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
43829332bcdSYann Gautier 
439b7066086SYann Gautier 		idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID);
440b7066086SYann Gautier 
44129332bcdSYann Gautier 		/* Iterate through all the fw config IDs */
44229332bcdSYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
443b7066086SYann Gautier 			if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) {
444b7066086SYann Gautier 				continue;
445b7066086SYann Gautier 			}
446b7066086SYann Gautier 
44729332bcdSYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
44829332bcdSYann Gautier 			assert(bl_mem_params != NULL);
44929332bcdSYann Gautier 
45029332bcdSYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
45129332bcdSYann Gautier 			if (config_info == NULL) {
45229332bcdSYann Gautier 				continue;
45329332bcdSYann Gautier 			}
45429332bcdSYann Gautier 
45529332bcdSYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
45629332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
45729332bcdSYann Gautier 
45829332bcdSYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
45929332bcdSYann Gautier 
46029332bcdSYann Gautier 			switch (image_ids[i]) {
46129332bcdSYann Gautier 			case BL32_IMAGE_ID:
46229332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
46329332bcdSYann Gautier 
46429332bcdSYann Gautier 				/* In case of OPTEE, initialize address space with tos_fw addr */
46529332bcdSYann Gautier 				pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
466*2deff904SYann Gautier 				assert(pager_mem_params != NULL);
46729332bcdSYann Gautier 				pager_mem_params->image_info.image_base = config_info->config_addr;
46829332bcdSYann Gautier 				pager_mem_params->image_info.image_max_size =
46929332bcdSYann Gautier 					config_info->config_max_size;
47029332bcdSYann Gautier 
47129332bcdSYann Gautier 				/* Init base and size for pager if exist */
47229332bcdSYann Gautier 				paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
473*2deff904SYann Gautier 				assert(paged_mem_params != NULL);
47429332bcdSYann Gautier 				paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
47529332bcdSYann Gautier 					(dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
47629332bcdSYann Gautier 					 STM32MP_DDR_SHMEM_SIZE);
47729332bcdSYann Gautier 				paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
47829332bcdSYann Gautier 				break;
47929332bcdSYann Gautier 
48029332bcdSYann Gautier 			case BL33_IMAGE_ID:
48129332bcdSYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
48229332bcdSYann Gautier 				break;
48329332bcdSYann Gautier 
48429332bcdSYann Gautier 			case HW_CONFIG_ID:
48529332bcdSYann Gautier 			case TOS_FW_CONFIG_ID:
48629332bcdSYann Gautier 				break;
48729332bcdSYann Gautier 
48829332bcdSYann Gautier 			default:
48929332bcdSYann Gautier 				return -EINVAL;
49029332bcdSYann Gautier 			}
49129332bcdSYann Gautier 		}
49229332bcdSYann Gautier 		break;
49329332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
49429332bcdSYann Gautier 
4951989a19cSYann Gautier 	case BL32_IMAGE_ID:
49684090d2cSYann Gautier 		if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
49784090d2cSYann Gautier 			/* BL32 is OP-TEE header */
49884090d2cSYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
4991989a19cSYann Gautier 			pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
5001989a19cSYann Gautier 			paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
50184090d2cSYann Gautier 			assert((pager_mem_params != NULL) && (paged_mem_params != NULL));
50284090d2cSYann Gautier 
5031d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
50484090d2cSYann Gautier 			/* Set OP-TEE extra image load areas at run-time */
50584090d2cSYann Gautier 			pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
50684090d2cSYann Gautier 			pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
50784090d2cSYann Gautier 
5081989a19cSYann Gautier 			paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
50984090d2cSYann Gautier 								  dt_get_ddr_size() -
51084090d2cSYann Gautier 								  STM32MP_DDR_S_SIZE -
51184090d2cSYann Gautier 								  STM32MP_DDR_SHMEM_SIZE;
51284090d2cSYann Gautier 			paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
5131d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
5141989a19cSYann Gautier 
5151989a19cSYann Gautier 			err = parse_optee_header(&bl_mem_params->ep_info,
5161989a19cSYann Gautier 						 &pager_mem_params->image_info,
5171989a19cSYann Gautier 						 &paged_mem_params->image_info);
5181989a19cSYann Gautier 			if (err) {
5191989a19cSYann Gautier 				ERROR("OPTEE header parse error.\n");
5201989a19cSYann Gautier 				panic();
5211989a19cSYann Gautier 			}
5221989a19cSYann Gautier 
5231989a19cSYann Gautier 			/* Set optee boot info from parsed header data */
52484090d2cSYann Gautier 			bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base;
5251989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
5261989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
5271d204ee4SYann Gautier 		} else {
5281d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE
5291d204ee4SYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
53029332bcdSYann Gautier 			tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
531*2deff904SYann Gautier 			assert(tos_fw_mem_params != NULL);
53229332bcdSYann Gautier 			bl_mem_params->image_info.image_max_size +=
53329332bcdSYann Gautier 				tos_fw_mem_params->image_info.image_max_size;
5341d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
5351d204ee4SYann Gautier 			bl_mem_params->ep_info.args.arg0 = 0;
53684090d2cSYann Gautier 		}
5371989a19cSYann Gautier 		break;
5381989a19cSYann Gautier 
5391989a19cSYann Gautier 	case BL33_IMAGE_ID:
5401989a19cSYann Gautier 		bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
5411989a19cSYann Gautier 		assert(bl32_mem_params != NULL);
5421989a19cSYann Gautier 		bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
543ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT
544ba02add9SSughosh Ganu 		stm32mp1_fwu_set_boot_idx();
545ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */
5461989a19cSYann Gautier 		break;
5471989a19cSYann Gautier 
5481989a19cSYann Gautier 	default:
5491989a19cSYann Gautier 		/* Do nothing in default case */
5501989a19cSYann Gautier 		break;
5511989a19cSYann Gautier 	}
5521989a19cSYann Gautier 
55318b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
55418b415beSYann Gautier 	/*
55518b415beSYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
55618b415beSYann Gautier 	 * We take the worst case which is 2 MMC blocks.
55718b415beSYann Gautier 	 */
55818b415beSYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
55918b415beSYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
56018b415beSYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
56118b415beSYann Gautier 				 bl_mem_params->image_info.image_size,
56218b415beSYann Gautier 				 2U * MMC_BLOCK_SIZE);
56318b415beSYann Gautier 	}
56418b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
56518b415beSYann Gautier 
5661989a19cSYann Gautier 	return err;
5671989a19cSYann Gautier }
56899080bd1SYann Gautier 
56999080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void)
57099080bd1SYann Gautier {
571fa92fef0SPatrick Delaunay 	uint16_t boot_itf = stm32mp_get_boot_itf_selected();
572fa92fef0SPatrick Delaunay 
573fa92fef0SPatrick Delaunay 	switch (boot_itf) {
5749083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
5759083fa11SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
576fa92fef0SPatrick Delaunay 	case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
577fa92fef0SPatrick Delaunay 		/* Invalidate the downloaded buffer used with io_memmap */
578fa92fef0SPatrick Delaunay 		inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
579fa92fef0SPatrick Delaunay 		break;
5809083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
581fa92fef0SPatrick Delaunay 	default:
582fa92fef0SPatrick Delaunay 		/* Do nothing in default case */
583fa92fef0SPatrick Delaunay 		break;
584fa92fef0SPatrick Delaunay 	}
585fa92fef0SPatrick Delaunay 
58699080bd1SYann Gautier 	stm32mp1_security_setup();
58799080bd1SYann Gautier }
588