14353bb20SYann Gautier /* 262fbb315SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 8*29332bcdSYann Gautier #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 114353bb20SYann Gautier #include <platform_def.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1509d40e0eSAntonio Nino Diaz #include <common/debug.h> 1609d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1918b415beSYann Gautier #include <drivers/mmc.h> 20f33b2433SYann Gautier #include <drivers/st/bsec.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_console.h> 2273680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 2323684d0eSYann Gautier #include <drivers/st/stm32mp_pmic.h> 243f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h> 2509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2609d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 28*29332bcdSYann Gautier #include <lib/fconf/fconf.h> 29*29332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 3009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 311989a19cSYann Gautier #include <lib/optee_utils.h> 3209d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 3309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3409d40e0eSAntonio Nino Diaz 35cce37d44SYann Gautier #include <stm32mp1_context.h> 3673680c23SYann Gautier #include <stm32mp1_dbgmcu.h> 374353bb20SYann Gautier 3845c70e68SEtienne Carriere #define RESET_TIMEOUT_US_1MS 1000U 3945c70e68SEtienne Carriere 40c10db6deSAndre Przywara static console_t console; 414bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops; 42cce37d44SYann Gautier 4359a1cdf1SYann Gautier static void print_reset_reason(void) 4459a1cdf1SYann Gautier { 457ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 4659a1cdf1SYann Gautier 4759a1cdf1SYann Gautier if (rstsr == 0U) { 4859a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 4959a1cdf1SYann Gautier return; 5059a1cdf1SYann Gautier } 5159a1cdf1SYann Gautier 5259a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 5359a1cdf1SYann Gautier 5459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 5559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 5659a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 5759a1cdf1SYann Gautier return; 5859a1cdf1SYann Gautier } 5959a1cdf1SYann Gautier 6059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 6159a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 6259a1cdf1SYann Gautier return; 6359a1cdf1SYann Gautier } 6459a1cdf1SYann Gautier } 6559a1cdf1SYann Gautier 6659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 6759a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 6859a1cdf1SYann Gautier return; 6959a1cdf1SYann Gautier } 7059a1cdf1SYann Gautier 7159a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 7259a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 7359a1cdf1SYann Gautier return; 7459a1cdf1SYann Gautier } 7559a1cdf1SYann Gautier 7659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 7759a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 7859a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 7959a1cdf1SYann Gautier } else { 8059a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 8159a1cdf1SYann Gautier } 8259a1cdf1SYann Gautier return; 8359a1cdf1SYann Gautier } 8459a1cdf1SYann Gautier 8559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 8659a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 8759a1cdf1SYann Gautier return; 8859a1cdf1SYann Gautier } 8959a1cdf1SYann Gautier 9059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 9159a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 9259a1cdf1SYann Gautier return; 9359a1cdf1SYann Gautier } 9459a1cdf1SYann Gautier 9559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 9659a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 9759a1cdf1SYann Gautier return; 9859a1cdf1SYann Gautier } 9959a1cdf1SYann Gautier 10059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 10159a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 10259a1cdf1SYann Gautier return; 10359a1cdf1SYann Gautier } 10459a1cdf1SYann Gautier 10559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 10659a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 10759a1cdf1SYann Gautier return; 10859a1cdf1SYann Gautier } 10959a1cdf1SYann Gautier 11059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 11159a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 11259a1cdf1SYann Gautier return; 11359a1cdf1SYann Gautier } 11459a1cdf1SYann Gautier 11559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 11659a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 11759a1cdf1SYann Gautier return; 11859a1cdf1SYann Gautier } 11959a1cdf1SYann Gautier 12059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 12159a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 12259a1cdf1SYann Gautier return; 12359a1cdf1SYann Gautier } 12459a1cdf1SYann Gautier 12559a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 12659a1cdf1SYann Gautier } 12759a1cdf1SYann Gautier 12859a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 12959a1cdf1SYann Gautier u_register_t arg1 __unused, 13059a1cdf1SYann Gautier u_register_t arg2 __unused, 13159a1cdf1SYann Gautier u_register_t arg3 __unused) 1324353bb20SYann Gautier { 1333f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1344353bb20SYann Gautier } 1354353bb20SYann Gautier 1364353bb20SYann Gautier void bl2_platform_setup(void) 1374353bb20SYann Gautier { 13810a511ceSYann Gautier int ret; 13910a511ceSYann Gautier 140d82d4ff0SYann Gautier if (dt_pmic_status() > 0) { 141e4f559ffSYann Gautier initialize_pmic(); 142e4f559ffSYann Gautier } 143e4f559ffSYann Gautier 14410a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 14510a511ceSYann Gautier if (ret < 0) { 14610a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 14710a511ceSYann Gautier panic(); 14810a511ceSYann Gautier } 14910a511ceSYann Gautier 150c1ad41fbSYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 15184686ba3SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 152c1ad41fbSYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 153c1ad41fbSYann Gautier if (ret < 0) { 154c1ad41fbSYann Gautier ERROR("DDR mapping: error %d\n", ret); 155c1ad41fbSYann Gautier panic(); 156c1ad41fbSYann Gautier } 15784686ba3SYann Gautier 1581d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1591989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1601989a19cSYann Gautier INFO("BL2 runs OP-TEE setup\n"); 1611989a19cSYann Gautier #else 1624353bb20SYann Gautier INFO("BL2 runs SP_MIN setup\n"); 1631989a19cSYann Gautier #endif 1641d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1654353bb20SYann Gautier } 1664353bb20SYann Gautier 1674353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 1684353bb20SYann Gautier { 169278c34dfSYann Gautier int32_t result; 17059a1cdf1SYann Gautier struct dt_node_info dt_uart_info; 171278c34dfSYann Gautier const char *board_model; 172e58a53fbSYann Gautier boot_api_context_t *boot_context = 1733f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 174278c34dfSYann Gautier uint32_t clk_rate; 1757ae58c6bSYann Gautier uintptr_t pwr_base; 1767ae58c6bSYann Gautier uintptr_t rcc_base; 177e58a53fbSYann Gautier 17859a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 17959a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 18059a1cdf1SYann Gautier MT_CODE | MT_SECURE); 18159a1cdf1SYann Gautier 1821d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1831989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1841989a19cSYann Gautier mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 1851989a19cSYann Gautier STM32MP_OPTEE_SIZE, 1861989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 18784090d2cSYann Gautier #else 18884090d2cSYann Gautier /* Prevent corruption of preloaded BL32 */ 18984090d2cSYann Gautier mmap_add_region(BL32_BASE, BL32_BASE, 19084090d2cSYann Gautier BL32_LIMIT - BL32_BASE, 19184090d2cSYann Gautier MT_RO_DATA | MT_SECURE); 1921989a19cSYann Gautier #endif 1931d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1941d204ee4SYann Gautier 19559a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 19659a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 19759a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 1989c52e69fSYann Gautier MT_RO_DATA | MT_SECURE); 19959a1cdf1SYann Gautier 20059a1cdf1SYann Gautier configure_mmu(); 20159a1cdf1SYann Gautier 202c20b0606SYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 20359a1cdf1SYann Gautier panic(); 20459a1cdf1SYann Gautier } 20559a1cdf1SYann Gautier 2067ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 2077ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 2087ae58c6bSYann Gautier 2094353bb20SYann Gautier /* 2104353bb20SYann Gautier * Disable the backup domain write protection. 2114353bb20SYann Gautier * The protection is enable at each reset by hardware 2124353bb20SYann Gautier * and must be disabled by software. 2134353bb20SYann Gautier */ 2147ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2154353bb20SYann Gautier 2167ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2174353bb20SYann Gautier ; 2184353bb20SYann Gautier } 2194353bb20SYann Gautier 220f33b2433SYann Gautier if (bsec_probe() != 0) { 221f33b2433SYann Gautier panic(); 222f33b2433SYann Gautier } 223f33b2433SYann Gautier 2244353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2257ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2267ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2274353bb20SYann Gautier 2287ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2294353bb20SYann Gautier 0U) { 2304353bb20SYann Gautier ; 2314353bb20SYann Gautier } 2324353bb20SYann Gautier 2337ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2344353bb20SYann Gautier } 2354353bb20SYann Gautier 236b053a22eSYann Gautier /* Disable MCKPROT */ 237b053a22eSYann Gautier mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 238b053a22eSYann Gautier 2394353bb20SYann Gautier generic_delay_timer_init(); 2404353bb20SYann Gautier 2417839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 2427839a050SYann Gautier panic(); 2437839a050SYann Gautier } 2447839a050SYann Gautier 2457839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 2467839a050SYann Gautier panic(); 2477839a050SYann Gautier } 2487839a050SYann Gautier 249f33b2433SYann Gautier stm32mp1_syscfg_init(); 250f33b2433SYann Gautier 25159a1cdf1SYann Gautier result = dt_get_stdout_uart_info(&dt_uart_info); 252278c34dfSYann Gautier 253278c34dfSYann Gautier if ((result <= 0) || 25459a1cdf1SYann Gautier (dt_uart_info.status == 0U) || 25559a1cdf1SYann Gautier (dt_uart_info.clock < 0) || 25659a1cdf1SYann Gautier (dt_uart_info.reset < 0)) { 257278c34dfSYann Gautier goto skip_console_init; 258278c34dfSYann Gautier } 259278c34dfSYann Gautier 260278c34dfSYann Gautier if (dt_set_stdout_pinctrl() != 0) { 261278c34dfSYann Gautier goto skip_console_init; 262278c34dfSYann Gautier } 263278c34dfSYann Gautier 2640d21680cSYann Gautier stm32mp_clk_enable((unsigned long)dt_uart_info.clock); 265278c34dfSYann Gautier 26645c70e68SEtienne Carriere if (stm32mp_reset_assert((uint32_t)dt_uart_info.reset, 26745c70e68SEtienne Carriere RESET_TIMEOUT_US_1MS) != 0) { 26845c70e68SEtienne Carriere panic(); 26945c70e68SEtienne Carriere } 27045c70e68SEtienne Carriere 271278c34dfSYann Gautier udelay(2); 27245c70e68SEtienne Carriere 27345c70e68SEtienne Carriere if (stm32mp_reset_deassert((uint32_t)dt_uart_info.reset, 27445c70e68SEtienne Carriere RESET_TIMEOUT_US_1MS) != 0) { 27545c70e68SEtienne Carriere panic(); 27645c70e68SEtienne Carriere } 27745c70e68SEtienne Carriere 278278c34dfSYann Gautier mdelay(1); 279278c34dfSYann Gautier 2803f9c9784SYann Gautier clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock); 281278c34dfSYann Gautier 28259a1cdf1SYann Gautier if (console_stm32_register(dt_uart_info.base, clk_rate, 2833f9c9784SYann Gautier STM32MP_UART_BAUDRATE, &console) == 0) { 284278c34dfSYann Gautier panic(); 285278c34dfSYann Gautier } 286278c34dfSYann Gautier 287c10db6deSAndre Przywara console_set_scope(&console, CONSOLE_FLAG_BOOT | 288ebf851edSYann Gautier CONSOLE_FLAG_CRASH | CONSOLE_FLAG_TRANSLATE_CRLF); 289ebf851edSYann Gautier 290dec286ddSYann Gautier stm32mp_print_cpuinfo(); 291dec286ddSYann Gautier 292278c34dfSYann Gautier board_model = dt_get_board_model(); 293278c34dfSYann Gautier if (board_model != NULL) { 29459a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 295278c34dfSYann Gautier } 296278c34dfSYann Gautier 29710e7a9e9SYann Gautier stm32mp_print_boardinfo(); 29810e7a9e9SYann Gautier 2994bdb1a7aSLionel Debieve if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 3004bdb1a7aSLionel Debieve NOTICE("Bootrom authentication %s\n", 3014bdb1a7aSLionel Debieve (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 3024bdb1a7aSLionel Debieve "failed" : "succeeded"); 3034bdb1a7aSLionel Debieve } 3044bdb1a7aSLionel Debieve 305278c34dfSYann Gautier skip_console_init: 30673680c23SYann Gautier if (stm32_iwdg_init() < 0) { 30773680c23SYann Gautier panic(); 30873680c23SYann Gautier } 30973680c23SYann Gautier 31073680c23SYann Gautier stm32_iwdg_refresh(); 31173680c23SYann Gautier 31273680c23SYann Gautier result = stm32mp1_dbgmcu_freeze_iwdg2(); 31373680c23SYann Gautier if (result != 0) { 31473680c23SYann Gautier INFO("IWDG2 freeze error : %i\n", result); 31573680c23SYann Gautier } 316278c34dfSYann Gautier 317e58a53fbSYann Gautier if (stm32_save_boot_interface(boot_context->boot_interface_selected, 318e58a53fbSYann Gautier boot_context->boot_interface_instance) != 319e58a53fbSYann Gautier 0) { 320e58a53fbSYann Gautier ERROR("Cannot save boot interface\n"); 321e58a53fbSYann Gautier } 322e58a53fbSYann Gautier 3234bdb1a7aSLionel Debieve stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key; 3244bdb1a7aSLionel Debieve stm32mp1_auth_ops.verify_signature = 3254bdb1a7aSLionel Debieve boot_context->bootrom_ecdsa_verify_signature; 3264bdb1a7aSLionel Debieve 3274bdb1a7aSLionel Debieve stm32mp_init_auth(&stm32mp1_auth_ops); 3284bdb1a7aSLionel Debieve 32910a511ceSYann Gautier stm32mp1_arch_security_setup(); 33010a511ceSYann Gautier 33159a1cdf1SYann Gautier print_reset_reason(); 33259a1cdf1SYann Gautier 3333f9c9784SYann Gautier stm32mp_io_setup(); 3344353bb20SYann Gautier } 3351989a19cSYann Gautier 3361989a19cSYann Gautier /******************************************************************************* 3371989a19cSYann Gautier * This function can be used by the platforms to update/use image 3381989a19cSYann Gautier * information for given `image_id`. 3391989a19cSYann Gautier ******************************************************************************/ 3401989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 3411989a19cSYann Gautier { 3421989a19cSYann Gautier int err = 0; 3431989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 3441989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 3451d204ee4SYann Gautier bl_mem_params_node_t *pager_mem_params __unused; 3461d204ee4SYann Gautier bl_mem_params_node_t *paged_mem_params __unused; 347*29332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 348*29332bcdSYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 349*29332bcdSYann Gautier bl_mem_params_node_t *tos_fw_mem_params; 350*29332bcdSYann Gautier unsigned int i; 351*29332bcdSYann Gautier unsigned long long ddr_top __unused; 352*29332bcdSYann Gautier const unsigned int image_ids[] = { 353*29332bcdSYann Gautier BL32_IMAGE_ID, 354*29332bcdSYann Gautier BL33_IMAGE_ID, 355*29332bcdSYann Gautier HW_CONFIG_ID, 356*29332bcdSYann Gautier TOS_FW_CONFIG_ID, 357*29332bcdSYann Gautier }; 358*29332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 3591989a19cSYann Gautier 3601989a19cSYann Gautier assert(bl_mem_params != NULL); 3611989a19cSYann Gautier 3621989a19cSYann Gautier switch (image_id) { 363*29332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 364*29332bcdSYann Gautier case FW_CONFIG_ID: 365*29332bcdSYann Gautier /* Set global DTB info for fixed fw_config information */ 366*29332bcdSYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID); 367*29332bcdSYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 368*29332bcdSYann Gautier 369*29332bcdSYann Gautier /* Iterate through all the fw config IDs */ 370*29332bcdSYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 371*29332bcdSYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 372*29332bcdSYann Gautier assert(bl_mem_params != NULL); 373*29332bcdSYann Gautier 374*29332bcdSYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 375*29332bcdSYann Gautier if (config_info == NULL) { 376*29332bcdSYann Gautier continue; 377*29332bcdSYann Gautier } 378*29332bcdSYann Gautier 379*29332bcdSYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 380*29332bcdSYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 381*29332bcdSYann Gautier 382*29332bcdSYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 383*29332bcdSYann Gautier 384*29332bcdSYann Gautier switch (image_ids[i]) { 385*29332bcdSYann Gautier case BL32_IMAGE_ID: 386*29332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 387*29332bcdSYann Gautier 388*29332bcdSYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 389*29332bcdSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 390*29332bcdSYann Gautier pager_mem_params->image_info.image_base = config_info->config_addr; 391*29332bcdSYann Gautier pager_mem_params->image_info.image_max_size = 392*29332bcdSYann Gautier config_info->config_max_size; 393*29332bcdSYann Gautier 394*29332bcdSYann Gautier /* Init base and size for pager if exist */ 395*29332bcdSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 396*29332bcdSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 397*29332bcdSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 398*29332bcdSYann Gautier STM32MP_DDR_SHMEM_SIZE); 399*29332bcdSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 400*29332bcdSYann Gautier break; 401*29332bcdSYann Gautier 402*29332bcdSYann Gautier case BL33_IMAGE_ID: 403*29332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 404*29332bcdSYann Gautier break; 405*29332bcdSYann Gautier 406*29332bcdSYann Gautier case HW_CONFIG_ID: 407*29332bcdSYann Gautier case TOS_FW_CONFIG_ID: 408*29332bcdSYann Gautier break; 409*29332bcdSYann Gautier 410*29332bcdSYann Gautier default: 411*29332bcdSYann Gautier return -EINVAL; 412*29332bcdSYann Gautier } 413*29332bcdSYann Gautier } 414*29332bcdSYann Gautier break; 415*29332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 416*29332bcdSYann Gautier 4171989a19cSYann Gautier case BL32_IMAGE_ID: 41884090d2cSYann Gautier if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 41984090d2cSYann Gautier /* BL32 is OP-TEE header */ 42084090d2cSYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 4211989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 4221989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 42384090d2cSYann Gautier assert((pager_mem_params != NULL) && (paged_mem_params != NULL)); 42484090d2cSYann Gautier 4251d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) 42684090d2cSYann Gautier /* Set OP-TEE extra image load areas at run-time */ 42784090d2cSYann Gautier pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 42884090d2cSYann Gautier pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE; 42984090d2cSYann Gautier 4301989a19cSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 43184090d2cSYann Gautier dt_get_ddr_size() - 43284090d2cSYann Gautier STM32MP_DDR_S_SIZE - 43384090d2cSYann Gautier STM32MP_DDR_SHMEM_SIZE; 43484090d2cSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 4351d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */ 4361989a19cSYann Gautier 4371989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 4381989a19cSYann Gautier &pager_mem_params->image_info, 4391989a19cSYann Gautier &paged_mem_params->image_info); 4401989a19cSYann Gautier if (err) { 4411989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 4421989a19cSYann Gautier panic(); 4431989a19cSYann Gautier } 4441989a19cSYann Gautier 4451989a19cSYann Gautier /* Set optee boot info from parsed header data */ 44684090d2cSYann Gautier bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base; 4471989a19cSYann Gautier bl_mem_params->ep_info.args.arg1 = 0; /* Unused */ 4481989a19cSYann Gautier bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */ 4491d204ee4SYann Gautier } else { 4501d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 4511d204ee4SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 452*29332bcdSYann Gautier tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 453*29332bcdSYann Gautier bl_mem_params->image_info.image_max_size += 454*29332bcdSYann Gautier tos_fw_mem_params->image_info.image_max_size; 4551d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 4561d204ee4SYann Gautier bl_mem_params->ep_info.args.arg0 = 0; 45784090d2cSYann Gautier } 4581989a19cSYann Gautier break; 4591989a19cSYann Gautier 4601989a19cSYann Gautier case BL33_IMAGE_ID: 4611989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 4621989a19cSYann Gautier assert(bl32_mem_params != NULL); 4631989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 4641989a19cSYann Gautier break; 4651989a19cSYann Gautier 4661989a19cSYann Gautier default: 4671989a19cSYann Gautier /* Do nothing in default case */ 4681989a19cSYann Gautier break; 4691989a19cSYann Gautier } 4701989a19cSYann Gautier 47118b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 47218b415beSYann Gautier /* 47318b415beSYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 47418b415beSYann Gautier * We take the worst case which is 2 MMC blocks. 47518b415beSYann Gautier */ 47618b415beSYann Gautier if ((image_id != FW_CONFIG_ID) && 47718b415beSYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 47818b415beSYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 47918b415beSYann Gautier bl_mem_params->image_info.image_size, 48018b415beSYann Gautier 2U * MMC_BLOCK_SIZE); 48118b415beSYann Gautier } 48218b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 48318b415beSYann Gautier 4841989a19cSYann Gautier return err; 4851989a19cSYann Gautier } 48699080bd1SYann Gautier 48799080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void) 48899080bd1SYann Gautier { 48999080bd1SYann Gautier stm32mp1_security_setup(); 49099080bd1SYann Gautier } 491