14353bb20SYann Gautier /* 21f4513cbSYann Gautier * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 829332bcdSYann Gautier #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1618b415beSYann Gautier #include <drivers/mmc.h> 17f33b2433SYann Gautier #include <drivers/st/bsec.h> 18967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h> 1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 20*27423744SNicolas Le Bayon #include <drivers/st/stm32_rng.h> 21acf28c26SYann Gautier #include <drivers/st/stm32_uart.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 25ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2629332bcdSYann Gautier #include <lib/fconf/fconf.h> 2729332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 2809d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 291989a19cSYann Gautier #include <lib/optee_utils.h> 3009d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 3109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3209d40e0eSAntonio Nino Diaz 33ff7675ebSYann Gautier #include <platform_def.h> 34ba02add9SSughosh Ganu #include <stm32mp_common.h> 3573680c23SYann Gautier #include <stm32mp1_dbgmcu.h> 364353bb20SYann Gautier 37ac4b8b06SLionel Debieve #if DEBUG 38ac4b8b06SLionel Debieve static const char debug_msg[] = { 39ac4b8b06SLionel Debieve "***************************************************\n" 40ac4b8b06SLionel Debieve "** DEBUG ACCESS PORT IS OPEN! **\n" 41ac4b8b06SLionel Debieve "** This boot image is only for debugging purpose **\n" 42ac4b8b06SLionel Debieve "** and is unsafe for production use. **\n" 43ac4b8b06SLionel Debieve "** **\n" 44ac4b8b06SLionel Debieve "** If you see this message and you are not **\n" 45ac4b8b06SLionel Debieve "** debugging report this immediately to your **\n" 46ac4b8b06SLionel Debieve "** vendor! **\n" 47ac4b8b06SLionel Debieve "***************************************************\n" 48ac4b8b06SLionel Debieve }; 49ac4b8b06SLionel Debieve #endif 50ac4b8b06SLionel Debieve 51111a384cSYann Gautier #if STM32MP15 524bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops; 53111a384cSYann Gautier #endif 54cce37d44SYann Gautier 5559a1cdf1SYann Gautier static void print_reset_reason(void) 5659a1cdf1SYann Gautier { 577ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 5859a1cdf1SYann Gautier 5959a1cdf1SYann Gautier if (rstsr == 0U) { 6059a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 6159a1cdf1SYann Gautier return; 6259a1cdf1SYann Gautier } 6359a1cdf1SYann Gautier 6459a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 6559a1cdf1SYann Gautier 6659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 6759a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 6859a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 6959a1cdf1SYann Gautier return; 7059a1cdf1SYann Gautier } 7159a1cdf1SYann Gautier 7259a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 7359a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 7459a1cdf1SYann Gautier return; 7559a1cdf1SYann Gautier } 7659a1cdf1SYann Gautier } 7759a1cdf1SYann Gautier 7859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 7959a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 8059a1cdf1SYann Gautier return; 8159a1cdf1SYann Gautier } 8259a1cdf1SYann Gautier 8359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 8459a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 8559a1cdf1SYann Gautier return; 8659a1cdf1SYann Gautier } 8759a1cdf1SYann Gautier 88111a384cSYann Gautier #if STM32MP15 8959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 9059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 9159a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 9259a1cdf1SYann Gautier } else { 9359a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 9459a1cdf1SYann Gautier } 9559a1cdf1SYann Gautier return; 9659a1cdf1SYann Gautier } 97111a384cSYann Gautier #endif 9859a1cdf1SYann Gautier 9959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 10059a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 10159a1cdf1SYann Gautier return; 10259a1cdf1SYann Gautier } 10359a1cdf1SYann Gautier 10459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 10559a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 10659a1cdf1SYann Gautier return; 10759a1cdf1SYann Gautier } 10859a1cdf1SYann Gautier 10959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 11059a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 11159a1cdf1SYann Gautier return; 11259a1cdf1SYann Gautier } 11359a1cdf1SYann Gautier 11459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 11559a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 11659a1cdf1SYann Gautier return; 11759a1cdf1SYann Gautier } 11859a1cdf1SYann Gautier 11959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 12059a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 12159a1cdf1SYann Gautier return; 12259a1cdf1SYann Gautier } 12359a1cdf1SYann Gautier 124111a384cSYann Gautier #if STM32MP15 12559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 12659a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 12759a1cdf1SYann Gautier return; 12859a1cdf1SYann Gautier } 129111a384cSYann Gautier #endif 13059a1cdf1SYann Gautier 13159a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 13259a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 13359a1cdf1SYann Gautier return; 13459a1cdf1SYann Gautier } 13559a1cdf1SYann Gautier 13659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 13759a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 13859a1cdf1SYann Gautier return; 13959a1cdf1SYann Gautier } 14059a1cdf1SYann Gautier 14159a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 14259a1cdf1SYann Gautier } 14359a1cdf1SYann Gautier 14459a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 14559a1cdf1SYann Gautier u_register_t arg1 __unused, 14659a1cdf1SYann Gautier u_register_t arg2 __unused, 14759a1cdf1SYann Gautier u_register_t arg3 __unused) 1484353bb20SYann Gautier { 149c768b2b2SYann Gautier stm32mp_setup_early_console(); 150c768b2b2SYann Gautier 1513f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1524353bb20SYann Gautier } 1534353bb20SYann Gautier 1544353bb20SYann Gautier void bl2_platform_setup(void) 1554353bb20SYann Gautier { 15610a511ceSYann Gautier int ret; 15710a511ceSYann Gautier 15810a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 15910a511ceSYann Gautier if (ret < 0) { 16010a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 16110a511ceSYann Gautier panic(); 16210a511ceSYann Gautier } 16310a511ceSYann Gautier 164c1ad41fbSYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 16584686ba3SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 166c1ad41fbSYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 167c1ad41fbSYann Gautier if (ret < 0) { 168c1ad41fbSYann Gautier ERROR("DDR mapping: error %d\n", ret); 169c1ad41fbSYann Gautier panic(); 170c1ad41fbSYann Gautier } 17184686ba3SYann Gautier 1721d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1731989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1741989a19cSYann Gautier INFO("BL2 runs OP-TEE setup\n"); 1751989a19cSYann Gautier #else 1764353bb20SYann Gautier INFO("BL2 runs SP_MIN setup\n"); 1771989a19cSYann Gautier #endif 1781d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1794353bb20SYann Gautier } 1804353bb20SYann Gautier 181111a384cSYann Gautier #if STM32MP15 182f5a3688bSYann Gautier static void update_monotonic_counter(void) 183f5a3688bSYann Gautier { 184f5a3688bSYann Gautier uint32_t version; 185f5a3688bSYann Gautier uint32_t otp; 186f5a3688bSYann Gautier 187f5a3688bSYann Gautier CASSERT(STM32_TF_VERSION <= MAX_MONOTONIC_VALUE, 188f5a3688bSYann Gautier assert_stm32mp1_monotonic_counter_reach_max); 189f5a3688bSYann Gautier 190f5a3688bSYann Gautier /* Check if monotonic counter needs to be incremented */ 191f5a3688bSYann Gautier if (stm32_get_otp_index(MONOTONIC_OTP, &otp, NULL) != 0) { 192f5a3688bSYann Gautier panic(); 193f5a3688bSYann Gautier } 194f5a3688bSYann Gautier 195f5a3688bSYann Gautier if (stm32_get_otp_value_from_idx(otp, &version) != 0) { 196f5a3688bSYann Gautier panic(); 197f5a3688bSYann Gautier } 198f5a3688bSYann Gautier 199f5a3688bSYann Gautier if ((version + 1U) < BIT(STM32_TF_VERSION)) { 200f5a3688bSYann Gautier uint32_t result; 201f5a3688bSYann Gautier 202f5a3688bSYann Gautier /* Need to increment the monotonic counter. */ 203f5a3688bSYann Gautier version = BIT(STM32_TF_VERSION) - 1U; 204f5a3688bSYann Gautier 205f5a3688bSYann Gautier result = bsec_program_otp(version, otp); 206f5a3688bSYann Gautier if (result != BSEC_OK) { 207f5a3688bSYann Gautier ERROR("BSEC: MONOTONIC_OTP program Error %u\n", 208f5a3688bSYann Gautier result); 209f5a3688bSYann Gautier panic(); 210f5a3688bSYann Gautier } 211f5a3688bSYann Gautier INFO("Monotonic counter has been incremented (value 0x%x)\n", 212f5a3688bSYann Gautier version); 213f5a3688bSYann Gautier } 214f5a3688bSYann Gautier } 215111a384cSYann Gautier #endif 216f5a3688bSYann Gautier 2174353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 2184353bb20SYann Gautier { 219278c34dfSYann Gautier const char *board_model; 220e58a53fbSYann Gautier boot_api_context_t *boot_context = 2213f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 2227ae58c6bSYann Gautier uintptr_t pwr_base; 2237ae58c6bSYann Gautier uintptr_t rcc_base; 224e58a53fbSYann Gautier 225072d7532SNicolas Le Bayon if (bsec_probe() != 0U) { 226072d7532SNicolas Le Bayon panic(); 227072d7532SNicolas Le Bayon } 228072d7532SNicolas Le Bayon 22959a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 23059a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 23159a1cdf1SYann Gautier MT_CODE | MT_SECURE); 23259a1cdf1SYann Gautier 2331d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 2341989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 2351989a19cSYann Gautier mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 2361989a19cSYann Gautier STM32MP_OPTEE_SIZE, 2371989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 23884090d2cSYann Gautier #else 23984090d2cSYann Gautier /* Prevent corruption of preloaded BL32 */ 24084090d2cSYann Gautier mmap_add_region(BL32_BASE, BL32_BASE, 24184090d2cSYann Gautier BL32_LIMIT - BL32_BASE, 24284090d2cSYann Gautier MT_RO_DATA | MT_SECURE); 2431989a19cSYann Gautier #endif 2441d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 2451d204ee4SYann Gautier 24659a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 24759a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 24859a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 2499c52e69fSYann Gautier MT_RO_DATA | MT_SECURE); 25059a1cdf1SYann Gautier 25159a1cdf1SYann Gautier configure_mmu(); 25259a1cdf1SYann Gautier 253c20b0606SYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 25459a1cdf1SYann Gautier panic(); 25559a1cdf1SYann Gautier } 25659a1cdf1SYann Gautier 2577ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 2587ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 2597ae58c6bSYann Gautier 2604353bb20SYann Gautier /* 2614353bb20SYann Gautier * Disable the backup domain write protection. 2624353bb20SYann Gautier * The protection is enable at each reset by hardware 2634353bb20SYann Gautier * and must be disabled by software. 2644353bb20SYann Gautier */ 2657ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2664353bb20SYann Gautier 2677ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2684353bb20SYann Gautier ; 2694353bb20SYann Gautier } 2704353bb20SYann Gautier 2714353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2727ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2737ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2744353bb20SYann Gautier 2757ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2764353bb20SYann Gautier 0U) { 2774353bb20SYann Gautier ; 2784353bb20SYann Gautier } 2794353bb20SYann Gautier 2807ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2814353bb20SYann Gautier } 2824353bb20SYann Gautier 283111a384cSYann Gautier #if STM32MP15 284b053a22eSYann Gautier /* Disable MCKPROT */ 285b053a22eSYann Gautier mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 286111a384cSYann Gautier #endif 287b053a22eSYann Gautier 2889a73a56cSYann Gautier /* 2899a73a56cSYann Gautier * Set minimum reset pulse duration to 31ms for discrete power 2909a73a56cSYann Gautier * supplied boards. 2919a73a56cSYann Gautier */ 2929a73a56cSYann Gautier if (dt_pmic_status() <= 0) { 2939a73a56cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_RDLSICR, 2949a73a56cSYann Gautier RCC_RDLSICR_MRD_MASK, 2959a73a56cSYann Gautier 31U << RCC_RDLSICR_MRD_SHIFT); 2969a73a56cSYann Gautier } 2979a73a56cSYann Gautier 2984353bb20SYann Gautier generic_delay_timer_init(); 2994353bb20SYann Gautier 300acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER 301acf28c26SYann Gautier /* Disable programmer UART before changing clock tree */ 302acf28c26SYann Gautier if (boot_context->boot_interface_selected == 303acf28c26SYann Gautier BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) { 304acf28c26SYann Gautier uintptr_t uart_prog_addr = 305acf28c26SYann Gautier get_uart_address(boot_context->boot_interface_instance); 306acf28c26SYann Gautier 307acf28c26SYann Gautier stm32_uart_stop(uart_prog_addr); 308acf28c26SYann Gautier } 309acf28c26SYann Gautier #endif 3107839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 3117839a050SYann Gautier panic(); 3127839a050SYann Gautier } 3137839a050SYann Gautier 3147839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 3157839a050SYann Gautier panic(); 3167839a050SYann Gautier } 3177839a050SYann Gautier 3184dc77a35SYann Gautier stm32_save_boot_interface(boot_context->boot_interface_selected, 3194dc77a35SYann Gautier boot_context->boot_interface_instance); 320ab2b325cSIgor Opaniuk stm32_save_boot_auth(boot_context->auth_status, 321ab2b325cSIgor Opaniuk boot_context->boot_partition_used_toboot); 3224dc77a35SYann Gautier 323111a384cSYann Gautier #if STM32MP_USB_PROGRAMMER && STM32MP15 324d7176f03SYann Gautier /* Deconfigure all UART RX pins configured by ROM code */ 325d7176f03SYann Gautier stm32mp1_deconfigure_uart_pins(); 326d7176f03SYann Gautier #endif 327d7176f03SYann Gautier 32886240942SYann Gautier if (stm32mp_uart_console_setup() != 0) { 329278c34dfSYann Gautier goto skip_console_init; 330278c34dfSYann Gautier } 331278c34dfSYann Gautier 332dec286ddSYann Gautier stm32mp_print_cpuinfo(); 333dec286ddSYann Gautier 334278c34dfSYann Gautier board_model = dt_get_board_model(); 335278c34dfSYann Gautier if (board_model != NULL) { 33659a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 337278c34dfSYann Gautier } 338278c34dfSYann Gautier 33910e7a9e9SYann Gautier stm32mp_print_boardinfo(); 34010e7a9e9SYann Gautier 3414bdb1a7aSLionel Debieve if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 3424bdb1a7aSLionel Debieve NOTICE("Bootrom authentication %s\n", 3434bdb1a7aSLionel Debieve (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 3444bdb1a7aSLionel Debieve "failed" : "succeeded"); 3454bdb1a7aSLionel Debieve } 3464bdb1a7aSLionel Debieve 347278c34dfSYann Gautier skip_console_init: 348967a8e63SPascal Paillet if (fixed_regulator_register() != 0) { 349967a8e63SPascal Paillet panic(); 350967a8e63SPascal Paillet } 351967a8e63SPascal Paillet 3520c16e7d2SYann Gautier if (dt_pmic_status() > 0) { 3530c16e7d2SYann Gautier initialize_pmic(); 354ffd1b889SYann Gautier if (pmic_voltages_init() != 0) { 355ffd1b889SYann Gautier ERROR("PMIC voltages init failed\n"); 356ffd1b889SYann Gautier panic(); 357ffd1b889SYann Gautier } 358ae7792e0SNicolas Le Bayon print_pmic_info_and_debug(); 3590c16e7d2SYann Gautier } 3600c16e7d2SYann Gautier 3610c16e7d2SYann Gautier stm32mp1_syscfg_init(); 3620c16e7d2SYann Gautier 36373680c23SYann Gautier if (stm32_iwdg_init() < 0) { 36473680c23SYann Gautier panic(); 36573680c23SYann Gautier } 36673680c23SYann Gautier 36773680c23SYann Gautier stm32_iwdg_refresh(); 36873680c23SYann Gautier 369ac4b8b06SLionel Debieve if (bsec_read_debug_conf() != 0U) { 370ac4b8b06SLionel Debieve if (stm32mp_is_closed_device()) { 371ac4b8b06SLionel Debieve #if DEBUG 372ac4b8b06SLionel Debieve WARN("\n%s", debug_msg); 373ac4b8b06SLionel Debieve #else 374ac4b8b06SLionel Debieve ERROR("***Debug opened on closed chip***\n"); 375ac4b8b06SLionel Debieve #endif 376ac4b8b06SLionel Debieve } 377ac4b8b06SLionel Debieve } 378ac4b8b06SLionel Debieve 379*27423744SNicolas Le Bayon #if STM32MP13 380*27423744SNicolas Le Bayon if (stm32_rng_init() != 0) { 381*27423744SNicolas Le Bayon panic(); 382*27423744SNicolas Le Bayon } 383*27423744SNicolas Le Bayon #endif 384*27423744SNicolas Le Bayon 385111a384cSYann Gautier #if STM32MP15 38649abdfd8SLionel Debieve if (stm32mp_is_auth_supported()) { 38749abdfd8SLionel Debieve stm32mp1_auth_ops.check_key = 38849abdfd8SLionel Debieve boot_context->bootrom_ecdsa_check_key; 3894bdb1a7aSLionel Debieve stm32mp1_auth_ops.verify_signature = 3904bdb1a7aSLionel Debieve boot_context->bootrom_ecdsa_verify_signature; 3914bdb1a7aSLionel Debieve 3924bdb1a7aSLionel Debieve stm32mp_init_auth(&stm32mp1_auth_ops); 39349abdfd8SLionel Debieve } 394111a384cSYann Gautier #endif 3954bdb1a7aSLionel Debieve 39610a511ceSYann Gautier stm32mp1_arch_security_setup(); 39710a511ceSYann Gautier 39859a1cdf1SYann Gautier print_reset_reason(); 39959a1cdf1SYann Gautier 400111a384cSYann Gautier #if STM32MP15 401f5a3688bSYann Gautier update_monotonic_counter(); 402111a384cSYann Gautier #endif 403f5a3688bSYann Gautier 4041f4513cbSYann Gautier stm32mp1_syscfg_enable_io_compensation_finish(); 4051f4513cbSYann Gautier 406d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE 407d5a84eeaSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 408d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 409d5a84eeaSYann Gautier 4103f9c9784SYann Gautier stm32mp_io_setup(); 4114353bb20SYann Gautier } 4121989a19cSYann Gautier 4131989a19cSYann Gautier /******************************************************************************* 4141989a19cSYann Gautier * This function can be used by the platforms to update/use image 4151989a19cSYann Gautier * information for given `image_id`. 4161989a19cSYann Gautier ******************************************************************************/ 4171989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 4181989a19cSYann Gautier { 4191989a19cSYann Gautier int err = 0; 4201989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 4211989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 4221d204ee4SYann Gautier bl_mem_params_node_t *pager_mem_params __unused; 4231d204ee4SYann Gautier bl_mem_params_node_t *paged_mem_params __unused; 42429332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 42529332bcdSYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 42629332bcdSYann Gautier bl_mem_params_node_t *tos_fw_mem_params; 42729332bcdSYann Gautier unsigned int i; 428b7066086SYann Gautier unsigned int idx; 42929332bcdSYann Gautier unsigned long long ddr_top __unused; 43029332bcdSYann Gautier const unsigned int image_ids[] = { 43129332bcdSYann Gautier BL32_IMAGE_ID, 43229332bcdSYann Gautier BL33_IMAGE_ID, 43329332bcdSYann Gautier HW_CONFIG_ID, 43429332bcdSYann Gautier TOS_FW_CONFIG_ID, 43529332bcdSYann Gautier }; 43629332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 4371989a19cSYann Gautier 4381989a19cSYann Gautier assert(bl_mem_params != NULL); 4391989a19cSYann Gautier 4401989a19cSYann Gautier switch (image_id) { 44129332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 44229332bcdSYann Gautier case FW_CONFIG_ID: 44329332bcdSYann Gautier /* Set global DTB info for fixed fw_config information */ 44426850d71SManish V Badarkhe set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE, 44526850d71SManish V Badarkhe FW_CONFIG_ID); 44629332bcdSYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 44729332bcdSYann Gautier 448b7066086SYann Gautier idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID); 449b7066086SYann Gautier 45029332bcdSYann Gautier /* Iterate through all the fw config IDs */ 45129332bcdSYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 452b7066086SYann Gautier if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) { 453b7066086SYann Gautier continue; 454b7066086SYann Gautier } 455b7066086SYann Gautier 45629332bcdSYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 45729332bcdSYann Gautier assert(bl_mem_params != NULL); 45829332bcdSYann Gautier 45929332bcdSYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 46029332bcdSYann Gautier if (config_info == NULL) { 46129332bcdSYann Gautier continue; 46229332bcdSYann Gautier } 46329332bcdSYann Gautier 46429332bcdSYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 46529332bcdSYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 46629332bcdSYann Gautier 46729332bcdSYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 46829332bcdSYann Gautier 46929332bcdSYann Gautier switch (image_ids[i]) { 47029332bcdSYann Gautier case BL32_IMAGE_ID: 47129332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 47229332bcdSYann Gautier 47329332bcdSYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 47429332bcdSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 4752deff904SYann Gautier assert(pager_mem_params != NULL); 47629332bcdSYann Gautier pager_mem_params->image_info.image_base = config_info->config_addr; 47729332bcdSYann Gautier pager_mem_params->image_info.image_max_size = 47829332bcdSYann Gautier config_info->config_max_size; 47929332bcdSYann Gautier 48029332bcdSYann Gautier /* Init base and size for pager if exist */ 48129332bcdSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 482c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 48329332bcdSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 48429332bcdSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 48529332bcdSYann Gautier STM32MP_DDR_SHMEM_SIZE); 486c4dbcb88SYann Gautier paged_mem_params->image_info.image_max_size = 487c4dbcb88SYann Gautier STM32MP_DDR_S_SIZE; 488c4dbcb88SYann Gautier } 48929332bcdSYann Gautier break; 49029332bcdSYann Gautier 49129332bcdSYann Gautier case BL33_IMAGE_ID: 49229332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 49329332bcdSYann Gautier break; 49429332bcdSYann Gautier 49529332bcdSYann Gautier case HW_CONFIG_ID: 49629332bcdSYann Gautier case TOS_FW_CONFIG_ID: 49729332bcdSYann Gautier break; 49829332bcdSYann Gautier 49929332bcdSYann Gautier default: 50029332bcdSYann Gautier return -EINVAL; 50129332bcdSYann Gautier } 50229332bcdSYann Gautier } 50329332bcdSYann Gautier break; 50429332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 50529332bcdSYann Gautier 5061989a19cSYann Gautier case BL32_IMAGE_ID: 50784090d2cSYann Gautier if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 508c4dbcb88SYann Gautier image_info_t *paged_image_info = NULL; 509c4dbcb88SYann Gautier 51084090d2cSYann Gautier /* BL32 is OP-TEE header */ 51184090d2cSYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 5121989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 513c4dbcb88SYann Gautier assert(pager_mem_params != NULL); 514c4dbcb88SYann Gautier 5151989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 516c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 517c4dbcb88SYann Gautier paged_image_info = &paged_mem_params->image_info; 518c4dbcb88SYann Gautier } 51984090d2cSYann Gautier 5201d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) 52184090d2cSYann Gautier /* Set OP-TEE extra image load areas at run-time */ 52284090d2cSYann Gautier pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 52384090d2cSYann Gautier pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE; 52484090d2cSYann Gautier 5251989a19cSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 52684090d2cSYann Gautier dt_get_ddr_size() - 52784090d2cSYann Gautier STM32MP_DDR_S_SIZE - 52884090d2cSYann Gautier STM32MP_DDR_SHMEM_SIZE; 52984090d2cSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 5301d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */ 5311989a19cSYann Gautier 5321989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 5331989a19cSYann Gautier &pager_mem_params->image_info, 534c4dbcb88SYann Gautier paged_image_info); 535c4dbcb88SYann Gautier if (err != 0) { 5361989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 5371989a19cSYann Gautier panic(); 5381989a19cSYann Gautier } 5391989a19cSYann Gautier 5401989a19cSYann Gautier /* Set optee boot info from parsed header data */ 541c4dbcb88SYann Gautier if (paged_mem_params != NULL) { 542c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg0 = 543c4dbcb88SYann Gautier paged_mem_params->image_info.image_base; 544c4dbcb88SYann Gautier } else { 545c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg0 = 0U; 546c4dbcb88SYann Gautier } 547c4dbcb88SYann Gautier 548c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */ 549c4dbcb88SYann Gautier bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */ 5501d204ee4SYann Gautier } else { 5511d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 5521d204ee4SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 55329332bcdSYann Gautier tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 5542deff904SYann Gautier assert(tos_fw_mem_params != NULL); 55529332bcdSYann Gautier bl_mem_params->image_info.image_max_size += 55629332bcdSYann Gautier tos_fw_mem_params->image_info.image_max_size; 5571d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 5581d204ee4SYann Gautier bl_mem_params->ep_info.args.arg0 = 0; 55984090d2cSYann Gautier } 5601989a19cSYann Gautier break; 5611989a19cSYann Gautier 5621989a19cSYann Gautier case BL33_IMAGE_ID: 5631989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 5641989a19cSYann Gautier assert(bl32_mem_params != NULL); 5651989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 566ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT 567ba02add9SSughosh Ganu stm32mp1_fwu_set_boot_idx(); 568ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */ 5691989a19cSYann Gautier break; 5701989a19cSYann Gautier 5711989a19cSYann Gautier default: 5721989a19cSYann Gautier /* Do nothing in default case */ 5731989a19cSYann Gautier break; 5741989a19cSYann Gautier } 5751989a19cSYann Gautier 57618b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 57718b415beSYann Gautier /* 57818b415beSYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 57918b415beSYann Gautier * We take the worst case which is 2 MMC blocks. 58018b415beSYann Gautier */ 58118b415beSYann Gautier if ((image_id != FW_CONFIG_ID) && 58218b415beSYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 58318b415beSYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 58418b415beSYann Gautier bl_mem_params->image_info.image_size, 58518b415beSYann Gautier 2U * MMC_BLOCK_SIZE); 58618b415beSYann Gautier } 58718b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 58818b415beSYann Gautier 5891989a19cSYann Gautier return err; 5901989a19cSYann Gautier } 59199080bd1SYann Gautier 59299080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void) 59399080bd1SYann Gautier { 594fa92fef0SPatrick Delaunay uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 595fa92fef0SPatrick Delaunay 596fa92fef0SPatrick Delaunay switch (boot_itf) { 5979083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 5989083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 599fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 600fa92fef0SPatrick Delaunay /* Invalidate the downloaded buffer used with io_memmap */ 601fa92fef0SPatrick Delaunay inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 602fa92fef0SPatrick Delaunay break; 6039083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 604fa92fef0SPatrick Delaunay default: 605fa92fef0SPatrick Delaunay /* Do nothing in default case */ 606fa92fef0SPatrick Delaunay break; 607fa92fef0SPatrick Delaunay } 608fa92fef0SPatrick Delaunay 60999080bd1SYann Gautier stm32mp1_security_setup(); 61099080bd1SYann Gautier } 611