xref: /rk3399_ARM-atf/plat/st/stm32mp1/bl2_plat_setup.c (revision 1d204ee4ab12893fceb12097bd4f0a074be253b2)
14353bb20SYann Gautier /*
262fbb315SYann Gautier  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
34353bb20SYann Gautier  *
44353bb20SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
54353bb20SYann Gautier  */
64353bb20SYann Gautier 
74353bb20SYann Gautier #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <string.h>
909d40e0eSAntonio Nino Diaz 
104353bb20SYann Gautier #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
18f33b2433SYann Gautier #include <drivers/st/bsec.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_console.h>
2073680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
2123684d0eSYann Gautier #include <drivers/st/stm32mp_pmic.h>
223f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h>
2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
2509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
2609d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
271989a19cSYann Gautier #include <lib/optee_utils.h>
2809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h>
2909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
3009d40e0eSAntonio Nino Diaz 
31cce37d44SYann Gautier #include <stm32mp1_context.h>
3273680c23SYann Gautier #include <stm32mp1_dbgmcu.h>
334353bb20SYann Gautier 
3445c70e68SEtienne Carriere #define RESET_TIMEOUT_US_1MS		1000U
3545c70e68SEtienne Carriere 
36c10db6deSAndre Przywara static console_t console;
374bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops;
38cce37d44SYann Gautier 
3959a1cdf1SYann Gautier static void print_reset_reason(void)
4059a1cdf1SYann Gautier {
417ae58c6bSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
4259a1cdf1SYann Gautier 
4359a1cdf1SYann Gautier 	if (rstsr == 0U) {
4459a1cdf1SYann Gautier 		WARN("Reset reason unknown\n");
4559a1cdf1SYann Gautier 		return;
4659a1cdf1SYann Gautier 	}
4759a1cdf1SYann Gautier 
4859a1cdf1SYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
4959a1cdf1SYann Gautier 
5059a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
5159a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
5259a1cdf1SYann Gautier 			INFO("System exits from STANDBY\n");
5359a1cdf1SYann Gautier 			return;
5459a1cdf1SYann Gautier 		}
5559a1cdf1SYann Gautier 
5659a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
5759a1cdf1SYann Gautier 			INFO("MPU exits from CSTANDBY\n");
5859a1cdf1SYann Gautier 			return;
5959a1cdf1SYann Gautier 		}
6059a1cdf1SYann Gautier 	}
6159a1cdf1SYann Gautier 
6259a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
6359a1cdf1SYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
6459a1cdf1SYann Gautier 		return;
6559a1cdf1SYann Gautier 	}
6659a1cdf1SYann Gautier 
6759a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
6859a1cdf1SYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
6959a1cdf1SYann Gautier 		return;
7059a1cdf1SYann Gautier 	}
7159a1cdf1SYann Gautier 
7259a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
7359a1cdf1SYann Gautier 		if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
7459a1cdf1SYann Gautier 			INFO("  System reset generated by MCU (MCSYSRST)\n");
7559a1cdf1SYann Gautier 		} else {
7659a1cdf1SYann Gautier 			INFO("  Local reset generated by MCU (MCSYSRST)\n");
7759a1cdf1SYann Gautier 		}
7859a1cdf1SYann Gautier 		return;
7959a1cdf1SYann Gautier 	}
8059a1cdf1SYann Gautier 
8159a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
8259a1cdf1SYann Gautier 		INFO("  System reset generated by MPU (MPSYSRST)\n");
8359a1cdf1SYann Gautier 		return;
8459a1cdf1SYann Gautier 	}
8559a1cdf1SYann Gautier 
8659a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
8759a1cdf1SYann Gautier 		INFO("  Reset due to a clock failure on HSE\n");
8859a1cdf1SYann Gautier 		return;
8959a1cdf1SYann Gautier 	}
9059a1cdf1SYann Gautier 
9159a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
9259a1cdf1SYann Gautier 		INFO("  IWDG1 Reset (rst_iwdg1)\n");
9359a1cdf1SYann Gautier 		return;
9459a1cdf1SYann Gautier 	}
9559a1cdf1SYann Gautier 
9659a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
9759a1cdf1SYann Gautier 		INFO("  IWDG2 Reset (rst_iwdg2)\n");
9859a1cdf1SYann Gautier 		return;
9959a1cdf1SYann Gautier 	}
10059a1cdf1SYann Gautier 
10159a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
10259a1cdf1SYann Gautier 		INFO("  MPU Processor 0 Reset\n");
10359a1cdf1SYann Gautier 		return;
10459a1cdf1SYann Gautier 	}
10559a1cdf1SYann Gautier 
10659a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
10759a1cdf1SYann Gautier 		INFO("  MPU Processor 1 Reset\n");
10859a1cdf1SYann Gautier 		return;
10959a1cdf1SYann Gautier 	}
11059a1cdf1SYann Gautier 
11159a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
11259a1cdf1SYann Gautier 		INFO("  Pad Reset from NRST\n");
11359a1cdf1SYann Gautier 		return;
11459a1cdf1SYann Gautier 	}
11559a1cdf1SYann Gautier 
11659a1cdf1SYann Gautier 	if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
11759a1cdf1SYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
11859a1cdf1SYann Gautier 		return;
11959a1cdf1SYann Gautier 	}
12059a1cdf1SYann Gautier 
12159a1cdf1SYann Gautier 	ERROR("  Unidentified reset reason\n");
12259a1cdf1SYann Gautier }
12359a1cdf1SYann Gautier 
12459a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0,
12559a1cdf1SYann Gautier 				  u_register_t arg1 __unused,
12659a1cdf1SYann Gautier 				  u_register_t arg2 __unused,
12759a1cdf1SYann Gautier 				  u_register_t arg3 __unused)
1284353bb20SYann Gautier {
1293f9c9784SYann Gautier 	stm32mp_save_boot_ctx_address(arg0);
1304353bb20SYann Gautier }
1314353bb20SYann Gautier 
1324353bb20SYann Gautier void bl2_platform_setup(void)
1334353bb20SYann Gautier {
13410a511ceSYann Gautier 	int ret;
13510a511ceSYann Gautier 
136d82d4ff0SYann Gautier 	if (dt_pmic_status() > 0) {
137e4f559ffSYann Gautier 		initialize_pmic();
138e4f559ffSYann Gautier 	}
139e4f559ffSYann Gautier 
14010a511ceSYann Gautier 	ret = stm32mp1_ddr_probe();
14110a511ceSYann Gautier 	if (ret < 0) {
14210a511ceSYann Gautier 		ERROR("Invalid DDR init: error %d\n", ret);
14310a511ceSYann Gautier 		panic();
14410a511ceSYann Gautier 	}
14510a511ceSYann Gautier 
146c1ad41fbSYann Gautier 	/* Map DDR for binary load, now with cacheable attribute */
14784686ba3SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
148c1ad41fbSYann Gautier 				      STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
149c1ad41fbSYann Gautier 	if (ret < 0) {
150c1ad41fbSYann Gautier 		ERROR("DDR mapping: error %d\n", ret);
151c1ad41fbSYann Gautier 		panic();
152c1ad41fbSYann Gautier 	}
15384686ba3SYann Gautier 
154*1d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
1551989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1561989a19cSYann Gautier 	INFO("BL2 runs OP-TEE setup\n");
1571989a19cSYann Gautier #else
1584353bb20SYann Gautier 	INFO("BL2 runs SP_MIN setup\n");
1591989a19cSYann Gautier #endif
160*1d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
1614353bb20SYann Gautier }
1624353bb20SYann Gautier 
1634353bb20SYann Gautier void bl2_el3_plat_arch_setup(void)
1644353bb20SYann Gautier {
165278c34dfSYann Gautier 	int32_t result;
16659a1cdf1SYann Gautier 	struct dt_node_info dt_uart_info;
167278c34dfSYann Gautier 	const char *board_model;
168e58a53fbSYann Gautier 	boot_api_context_t *boot_context =
1693f9c9784SYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
170278c34dfSYann Gautier 	uint32_t clk_rate;
1717ae58c6bSYann Gautier 	uintptr_t pwr_base;
1727ae58c6bSYann Gautier 	uintptr_t rcc_base;
173e58a53fbSYann Gautier 
17459a1cdf1SYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
17559a1cdf1SYann Gautier 			BL_CODE_END - BL_CODE_BASE,
17659a1cdf1SYann Gautier 			MT_CODE | MT_SECURE);
17759a1cdf1SYann Gautier 
178*1d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
1791989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE
1801989a19cSYann Gautier 	mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
1811989a19cSYann Gautier 			STM32MP_OPTEE_SIZE,
1821989a19cSYann Gautier 			MT_MEMORY | MT_RW | MT_SECURE);
18384090d2cSYann Gautier #else
18484090d2cSYann Gautier 	/* Prevent corruption of preloaded BL32 */
18584090d2cSYann Gautier 	mmap_add_region(BL32_BASE, BL32_BASE,
18684090d2cSYann Gautier 			BL32_LIMIT - BL32_BASE,
18784090d2cSYann Gautier 			MT_RO_DATA | MT_SECURE);
1881989a19cSYann Gautier #endif
189*1d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
190*1d204ee4SYann Gautier 
19159a1cdf1SYann Gautier 	/* Prevent corruption of preloaded Device Tree */
19259a1cdf1SYann Gautier 	mmap_add_region(DTB_BASE, DTB_BASE,
19359a1cdf1SYann Gautier 			DTB_LIMIT - DTB_BASE,
1949c52e69fSYann Gautier 			MT_RO_DATA | MT_SECURE);
19559a1cdf1SYann Gautier 
19659a1cdf1SYann Gautier 	configure_mmu();
19759a1cdf1SYann Gautier 
198c20b0606SYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
19959a1cdf1SYann Gautier 		panic();
20059a1cdf1SYann Gautier 	}
20159a1cdf1SYann Gautier 
2027ae58c6bSYann Gautier 	pwr_base = stm32mp_pwr_base();
2037ae58c6bSYann Gautier 	rcc_base = stm32mp_rcc_base();
2047ae58c6bSYann Gautier 
2054353bb20SYann Gautier 	/*
2064353bb20SYann Gautier 	 * Disable the backup domain write protection.
2074353bb20SYann Gautier 	 * The protection is enable at each reset by hardware
2084353bb20SYann Gautier 	 * and must be disabled by software.
2094353bb20SYann Gautier 	 */
2107ae58c6bSYann Gautier 	mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
2114353bb20SYann Gautier 
2127ae58c6bSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
2134353bb20SYann Gautier 		;
2144353bb20SYann Gautier 	}
2154353bb20SYann Gautier 
216f33b2433SYann Gautier 	if (bsec_probe() != 0) {
217f33b2433SYann Gautier 		panic();
218f33b2433SYann Gautier 	}
219f33b2433SYann Gautier 
2204353bb20SYann Gautier 	/* Reset backup domain on cold boot cases */
2217ae58c6bSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
2227ae58c6bSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2234353bb20SYann Gautier 
2247ae58c6bSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
2254353bb20SYann Gautier 		       0U) {
2264353bb20SYann Gautier 			;
2274353bb20SYann Gautier 		}
2284353bb20SYann Gautier 
2297ae58c6bSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
2304353bb20SYann Gautier 	}
2314353bb20SYann Gautier 
232b053a22eSYann Gautier 	/* Disable MCKPROT */
233b053a22eSYann Gautier 	mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
234b053a22eSYann Gautier 
2354353bb20SYann Gautier 	generic_delay_timer_init();
2364353bb20SYann Gautier 
2377839a050SYann Gautier 	if (stm32mp1_clk_probe() < 0) {
2387839a050SYann Gautier 		panic();
2397839a050SYann Gautier 	}
2407839a050SYann Gautier 
2417839a050SYann Gautier 	if (stm32mp1_clk_init() < 0) {
2427839a050SYann Gautier 		panic();
2437839a050SYann Gautier 	}
2447839a050SYann Gautier 
245f33b2433SYann Gautier 	stm32mp1_syscfg_init();
246f33b2433SYann Gautier 
24759a1cdf1SYann Gautier 	result = dt_get_stdout_uart_info(&dt_uart_info);
248278c34dfSYann Gautier 
249278c34dfSYann Gautier 	if ((result <= 0) ||
25059a1cdf1SYann Gautier 	    (dt_uart_info.status == 0U) ||
25159a1cdf1SYann Gautier 	    (dt_uart_info.clock < 0) ||
25259a1cdf1SYann Gautier 	    (dt_uart_info.reset < 0)) {
253278c34dfSYann Gautier 		goto skip_console_init;
254278c34dfSYann Gautier 	}
255278c34dfSYann Gautier 
256278c34dfSYann Gautier 	if (dt_set_stdout_pinctrl() != 0) {
257278c34dfSYann Gautier 		goto skip_console_init;
258278c34dfSYann Gautier 	}
259278c34dfSYann Gautier 
2600d21680cSYann Gautier 	stm32mp_clk_enable((unsigned long)dt_uart_info.clock);
261278c34dfSYann Gautier 
26245c70e68SEtienne Carriere 	if (stm32mp_reset_assert((uint32_t)dt_uart_info.reset,
26345c70e68SEtienne Carriere 				 RESET_TIMEOUT_US_1MS) != 0) {
26445c70e68SEtienne Carriere 		panic();
26545c70e68SEtienne Carriere 	}
26645c70e68SEtienne Carriere 
267278c34dfSYann Gautier 	udelay(2);
26845c70e68SEtienne Carriere 
26945c70e68SEtienne Carriere 	if (stm32mp_reset_deassert((uint32_t)dt_uart_info.reset,
27045c70e68SEtienne Carriere 				   RESET_TIMEOUT_US_1MS) != 0) {
27145c70e68SEtienne Carriere 		panic();
27245c70e68SEtienne Carriere 	}
27345c70e68SEtienne Carriere 
274278c34dfSYann Gautier 	mdelay(1);
275278c34dfSYann Gautier 
2763f9c9784SYann Gautier 	clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock);
277278c34dfSYann Gautier 
27859a1cdf1SYann Gautier 	if (console_stm32_register(dt_uart_info.base, clk_rate,
2793f9c9784SYann Gautier 				   STM32MP_UART_BAUDRATE, &console) == 0) {
280278c34dfSYann Gautier 		panic();
281278c34dfSYann Gautier 	}
282278c34dfSYann Gautier 
283c10db6deSAndre Przywara 	console_set_scope(&console, CONSOLE_FLAG_BOOT |
284ebf851edSYann Gautier 			  CONSOLE_FLAG_CRASH | CONSOLE_FLAG_TRANSLATE_CRLF);
285ebf851edSYann Gautier 
286dec286ddSYann Gautier 	stm32mp_print_cpuinfo();
287dec286ddSYann Gautier 
288278c34dfSYann Gautier 	board_model = dt_get_board_model();
289278c34dfSYann Gautier 	if (board_model != NULL) {
29059a1cdf1SYann Gautier 		NOTICE("Model: %s\n", board_model);
291278c34dfSYann Gautier 	}
292278c34dfSYann Gautier 
29310e7a9e9SYann Gautier 	stm32mp_print_boardinfo();
29410e7a9e9SYann Gautier 
2954bdb1a7aSLionel Debieve 	if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
2964bdb1a7aSLionel Debieve 		NOTICE("Bootrom authentication %s\n",
2974bdb1a7aSLionel Debieve 		       (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
2984bdb1a7aSLionel Debieve 		       "failed" : "succeeded");
2994bdb1a7aSLionel Debieve 	}
3004bdb1a7aSLionel Debieve 
301278c34dfSYann Gautier skip_console_init:
30273680c23SYann Gautier 	if (stm32_iwdg_init() < 0) {
30373680c23SYann Gautier 		panic();
30473680c23SYann Gautier 	}
30573680c23SYann Gautier 
30673680c23SYann Gautier 	stm32_iwdg_refresh();
30773680c23SYann Gautier 
30873680c23SYann Gautier 	result = stm32mp1_dbgmcu_freeze_iwdg2();
30973680c23SYann Gautier 	if (result != 0) {
31073680c23SYann Gautier 		INFO("IWDG2 freeze error : %i\n", result);
31173680c23SYann Gautier 	}
312278c34dfSYann Gautier 
313e58a53fbSYann Gautier 	if (stm32_save_boot_interface(boot_context->boot_interface_selected,
314e58a53fbSYann Gautier 				      boot_context->boot_interface_instance) !=
315e58a53fbSYann Gautier 	    0) {
316e58a53fbSYann Gautier 		ERROR("Cannot save boot interface\n");
317e58a53fbSYann Gautier 	}
318e58a53fbSYann Gautier 
3194bdb1a7aSLionel Debieve 	stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key;
3204bdb1a7aSLionel Debieve 	stm32mp1_auth_ops.verify_signature =
3214bdb1a7aSLionel Debieve 		boot_context->bootrom_ecdsa_verify_signature;
3224bdb1a7aSLionel Debieve 
3234bdb1a7aSLionel Debieve 	stm32mp_init_auth(&stm32mp1_auth_ops);
3244bdb1a7aSLionel Debieve 
32510a511ceSYann Gautier 	stm32mp1_arch_security_setup();
32610a511ceSYann Gautier 
32759a1cdf1SYann Gautier 	print_reset_reason();
32859a1cdf1SYann Gautier 
3293f9c9784SYann Gautier 	stm32mp_io_setup();
3304353bb20SYann Gautier }
3311989a19cSYann Gautier 
3321989a19cSYann Gautier /*******************************************************************************
3331989a19cSYann Gautier  * This function can be used by the platforms to update/use image
3341989a19cSYann Gautier  * information for given `image_id`.
3351989a19cSYann Gautier  ******************************************************************************/
3361989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
3371989a19cSYann Gautier {
3381989a19cSYann Gautier 	int err = 0;
3391989a19cSYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
3401989a19cSYann Gautier 	bl_mem_params_node_t *bl32_mem_params;
341*1d204ee4SYann Gautier 	bl_mem_params_node_t *pager_mem_params __unused;
342*1d204ee4SYann Gautier 	bl_mem_params_node_t *paged_mem_params __unused;
3431989a19cSYann Gautier 
3441989a19cSYann Gautier 	assert(bl_mem_params != NULL);
3451989a19cSYann Gautier 
3461989a19cSYann Gautier 	switch (image_id) {
3471989a19cSYann Gautier 	case BL32_IMAGE_ID:
34884090d2cSYann Gautier 		if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
34984090d2cSYann Gautier 			/* BL32 is OP-TEE header */
35084090d2cSYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
3511989a19cSYann Gautier 			pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
3521989a19cSYann Gautier 			paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
35384090d2cSYann Gautier 			assert((pager_mem_params != NULL) && (paged_mem_params != NULL));
35484090d2cSYann Gautier 
355*1d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
35684090d2cSYann Gautier 			/* Set OP-TEE extra image load areas at run-time */
35784090d2cSYann Gautier 			pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
35884090d2cSYann Gautier 			pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
35984090d2cSYann Gautier 
3601989a19cSYann Gautier 			paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
36184090d2cSYann Gautier 								  dt_get_ddr_size() -
36284090d2cSYann Gautier 								  STM32MP_DDR_S_SIZE -
36384090d2cSYann Gautier 								  STM32MP_DDR_SHMEM_SIZE;
36484090d2cSYann Gautier 			paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
365*1d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
3661989a19cSYann Gautier 
3671989a19cSYann Gautier 			err = parse_optee_header(&bl_mem_params->ep_info,
3681989a19cSYann Gautier 						 &pager_mem_params->image_info,
3691989a19cSYann Gautier 						 &paged_mem_params->image_info);
3701989a19cSYann Gautier 			if (err) {
3711989a19cSYann Gautier 				ERROR("OPTEE header parse error.\n");
3721989a19cSYann Gautier 				panic();
3731989a19cSYann Gautier 			}
3741989a19cSYann Gautier 
3751989a19cSYann Gautier 			/* Set optee boot info from parsed header data */
37684090d2cSYann Gautier 			bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base;
3771989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
3781989a19cSYann Gautier 			bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
379*1d204ee4SYann Gautier 		} else {
380*1d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE
381*1d204ee4SYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
382*1d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */
383*1d204ee4SYann Gautier 			bl_mem_params->ep_info.args.arg0 = 0;
38484090d2cSYann Gautier 		}
3851989a19cSYann Gautier 		break;
3861989a19cSYann Gautier 
3871989a19cSYann Gautier 	case BL33_IMAGE_ID:
3881989a19cSYann Gautier 		bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
3891989a19cSYann Gautier 		assert(bl32_mem_params != NULL);
3901989a19cSYann Gautier 		bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
3911989a19cSYann Gautier 		break;
3921989a19cSYann Gautier 
3931989a19cSYann Gautier 	default:
3941989a19cSYann Gautier 		/* Do nothing in default case */
3951989a19cSYann Gautier 		break;
3961989a19cSYann Gautier 	}
3971989a19cSYann Gautier 
3981989a19cSYann Gautier 	return err;
3991989a19cSYann Gautier }
40099080bd1SYann Gautier 
40199080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void)
40299080bd1SYann Gautier {
40399080bd1SYann Gautier 	stm32mp1_security_setup();
40499080bd1SYann Gautier }
405