14353bb20SYann Gautier /* 223684d0eSYann Gautier * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <string.h> 909d40e0eSAntonio Nino Diaz 104353bb20SYann Gautier #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_console.h> 1923684d0eSYann Gautier #include <drivers/st/stm32mp_pmic.h> 203f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 2409d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 25*1989a19cSYann Gautier #include <lib/optee_utils.h> 2609d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 2709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2809d40e0eSAntonio Nino Diaz 29cce37d44SYann Gautier #include <stm32mp1_context.h> 304353bb20SYann Gautier 31cce37d44SYann Gautier static struct console_stm32 console; 32cce37d44SYann Gautier 3359a1cdf1SYann Gautier static void print_reset_reason(void) 3459a1cdf1SYann Gautier { 357ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 3659a1cdf1SYann Gautier 3759a1cdf1SYann Gautier if (rstsr == 0U) { 3859a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 3959a1cdf1SYann Gautier return; 4059a1cdf1SYann Gautier } 4159a1cdf1SYann Gautier 4259a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 4359a1cdf1SYann Gautier 4459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 4559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 4659a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 4759a1cdf1SYann Gautier return; 4859a1cdf1SYann Gautier } 4959a1cdf1SYann Gautier 5059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 5159a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 5259a1cdf1SYann Gautier return; 5359a1cdf1SYann Gautier } 5459a1cdf1SYann Gautier } 5559a1cdf1SYann Gautier 5659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 5759a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 5859a1cdf1SYann Gautier return; 5959a1cdf1SYann Gautier } 6059a1cdf1SYann Gautier 6159a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 6259a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 6359a1cdf1SYann Gautier return; 6459a1cdf1SYann Gautier } 6559a1cdf1SYann Gautier 6659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 6759a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 6859a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 6959a1cdf1SYann Gautier } else { 7059a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 7159a1cdf1SYann Gautier } 7259a1cdf1SYann Gautier return; 7359a1cdf1SYann Gautier } 7459a1cdf1SYann Gautier 7559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 7659a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 7759a1cdf1SYann Gautier return; 7859a1cdf1SYann Gautier } 7959a1cdf1SYann Gautier 8059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 8159a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 8259a1cdf1SYann Gautier return; 8359a1cdf1SYann Gautier } 8459a1cdf1SYann Gautier 8559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 8659a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 8759a1cdf1SYann Gautier return; 8859a1cdf1SYann Gautier } 8959a1cdf1SYann Gautier 9059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 9159a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 9259a1cdf1SYann Gautier return; 9359a1cdf1SYann Gautier } 9459a1cdf1SYann Gautier 9559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 9659a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 9759a1cdf1SYann Gautier return; 9859a1cdf1SYann Gautier } 9959a1cdf1SYann Gautier 10059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 10159a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 10259a1cdf1SYann Gautier return; 10359a1cdf1SYann Gautier } 10459a1cdf1SYann Gautier 10559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 10659a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 10759a1cdf1SYann Gautier return; 10859a1cdf1SYann Gautier } 10959a1cdf1SYann Gautier 11059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 11159a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 11259a1cdf1SYann Gautier return; 11359a1cdf1SYann Gautier } 11459a1cdf1SYann Gautier 11559a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 11659a1cdf1SYann Gautier } 11759a1cdf1SYann Gautier 11859a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 11959a1cdf1SYann Gautier u_register_t arg1 __unused, 12059a1cdf1SYann Gautier u_register_t arg2 __unused, 12159a1cdf1SYann Gautier u_register_t arg3 __unused) 1224353bb20SYann Gautier { 1233f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1244353bb20SYann Gautier } 1254353bb20SYann Gautier 1264353bb20SYann Gautier void bl2_platform_setup(void) 1274353bb20SYann Gautier { 12810a511ceSYann Gautier int ret; 12910a511ceSYann Gautier 130d82d4ff0SYann Gautier if (dt_pmic_status() > 0) { 131e4f559ffSYann Gautier initialize_pmic(); 132e4f559ffSYann Gautier } 133e4f559ffSYann Gautier 13410a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 13510a511ceSYann Gautier if (ret < 0) { 13610a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 13710a511ceSYann Gautier panic(); 13810a511ceSYann Gautier } 13910a511ceSYann Gautier 140*1989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 141*1989a19cSYann Gautier INFO("BL2 runs OP-TEE setup\n"); 142*1989a19cSYann Gautier /* Initialize tzc400 after DDR initialization */ 143*1989a19cSYann Gautier stm32mp1_security_setup(); 144*1989a19cSYann Gautier #else 1454353bb20SYann Gautier INFO("BL2 runs SP_MIN setup\n"); 146*1989a19cSYann Gautier #endif 1474353bb20SYann Gautier } 1484353bb20SYann Gautier 1494353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 1504353bb20SYann Gautier { 151278c34dfSYann Gautier int32_t result; 15259a1cdf1SYann Gautier struct dt_node_info dt_uart_info; 153278c34dfSYann Gautier const char *board_model; 154e58a53fbSYann Gautier boot_api_context_t *boot_context = 1553f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 156278c34dfSYann Gautier uint32_t clk_rate; 1577ae58c6bSYann Gautier uintptr_t pwr_base; 1587ae58c6bSYann Gautier uintptr_t rcc_base; 159e58a53fbSYann Gautier 16059a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 16159a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 16259a1cdf1SYann Gautier MT_CODE | MT_SECURE); 16359a1cdf1SYann Gautier 164*1989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 165*1989a19cSYann Gautier /* OP-TEE image needs post load processing: keep RAM read/write */ 166*1989a19cSYann Gautier mmap_add_region(STM32MP_DDR_BASE + dt_get_ddr_size() - 167*1989a19cSYann Gautier STM32MP_DDR_S_SIZE - STM32MP_DDR_SHMEM_SIZE, 168*1989a19cSYann Gautier STM32MP_DDR_BASE + dt_get_ddr_size() - 169*1989a19cSYann Gautier STM32MP_DDR_S_SIZE - STM32MP_DDR_SHMEM_SIZE, 170*1989a19cSYann Gautier STM32MP_DDR_S_SIZE, 171*1989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 172*1989a19cSYann Gautier 173*1989a19cSYann Gautier mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 174*1989a19cSYann Gautier STM32MP_OPTEE_SIZE, 175*1989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 176*1989a19cSYann Gautier #else 17759a1cdf1SYann Gautier /* Prevent corruption of preloaded BL32 */ 17859a1cdf1SYann Gautier mmap_add_region(BL32_BASE, BL32_BASE, 17959a1cdf1SYann Gautier BL32_LIMIT - BL32_BASE, 18059a1cdf1SYann Gautier MT_MEMORY | MT_RO | MT_SECURE); 18159a1cdf1SYann Gautier 182*1989a19cSYann Gautier #endif 18359a1cdf1SYann Gautier /* Map non secure DDR for BL33 load and DDR training area restore */ 1843f9c9784SYann Gautier mmap_add_region(STM32MP_DDR_BASE, 1853f9c9784SYann Gautier STM32MP_DDR_BASE, 1863f9c9784SYann Gautier STM32MP_DDR_MAX_SIZE, 18759a1cdf1SYann Gautier MT_MEMORY | MT_RW | MT_NS); 18859a1cdf1SYann Gautier 18959a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 19059a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 19159a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 19259a1cdf1SYann Gautier MT_MEMORY | MT_RO | MT_SECURE); 19359a1cdf1SYann Gautier 19459a1cdf1SYann Gautier configure_mmu(); 19559a1cdf1SYann Gautier 19659a1cdf1SYann Gautier if (dt_open_and_check() < 0) { 19759a1cdf1SYann Gautier panic(); 19859a1cdf1SYann Gautier } 19959a1cdf1SYann Gautier 2007ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 2017ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 2027ae58c6bSYann Gautier 2034353bb20SYann Gautier /* 2044353bb20SYann Gautier * Disable the backup domain write protection. 2054353bb20SYann Gautier * The protection is enable at each reset by hardware 2064353bb20SYann Gautier * and must be disabled by software. 2074353bb20SYann Gautier */ 2087ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2094353bb20SYann Gautier 2107ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2114353bb20SYann Gautier ; 2124353bb20SYann Gautier } 2134353bb20SYann Gautier 2144353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2157ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2167ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2174353bb20SYann Gautier 2187ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2194353bb20SYann Gautier 0U) { 2204353bb20SYann Gautier ; 2214353bb20SYann Gautier } 2224353bb20SYann Gautier 2237ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2244353bb20SYann Gautier } 2254353bb20SYann Gautier 226b053a22eSYann Gautier /* Disable MCKPROT */ 227b053a22eSYann Gautier mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 228b053a22eSYann Gautier 2294353bb20SYann Gautier generic_delay_timer_init(); 2304353bb20SYann Gautier 2317839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 2327839a050SYann Gautier panic(); 2337839a050SYann Gautier } 2347839a050SYann Gautier 2357839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 2367839a050SYann Gautier panic(); 2377839a050SYann Gautier } 2387839a050SYann Gautier 23959a1cdf1SYann Gautier result = dt_get_stdout_uart_info(&dt_uart_info); 240278c34dfSYann Gautier 241278c34dfSYann Gautier if ((result <= 0) || 24259a1cdf1SYann Gautier (dt_uart_info.status == 0U) || 24359a1cdf1SYann Gautier (dt_uart_info.clock < 0) || 24459a1cdf1SYann Gautier (dt_uart_info.reset < 0)) { 245278c34dfSYann Gautier goto skip_console_init; 246278c34dfSYann Gautier } 247278c34dfSYann Gautier 248278c34dfSYann Gautier if (dt_set_stdout_pinctrl() != 0) { 249278c34dfSYann Gautier goto skip_console_init; 250278c34dfSYann Gautier } 251278c34dfSYann Gautier 2520d21680cSYann Gautier stm32mp_clk_enable((unsigned long)dt_uart_info.clock); 253278c34dfSYann Gautier 2543f9c9784SYann Gautier stm32mp_reset_assert((uint32_t)dt_uart_info.reset); 255278c34dfSYann Gautier udelay(2); 2563f9c9784SYann Gautier stm32mp_reset_deassert((uint32_t)dt_uart_info.reset); 257278c34dfSYann Gautier mdelay(1); 258278c34dfSYann Gautier 2593f9c9784SYann Gautier clk_rate = stm32mp_clk_get_rate((unsigned long)dt_uart_info.clock); 260278c34dfSYann Gautier 26159a1cdf1SYann Gautier if (console_stm32_register(dt_uart_info.base, clk_rate, 2623f9c9784SYann Gautier STM32MP_UART_BAUDRATE, &console) == 0) { 263278c34dfSYann Gautier panic(); 264278c34dfSYann Gautier } 265278c34dfSYann Gautier 266278c34dfSYann Gautier board_model = dt_get_board_model(); 267278c34dfSYann Gautier if (board_model != NULL) { 26859a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 269278c34dfSYann Gautier } 270278c34dfSYann Gautier 271278c34dfSYann Gautier skip_console_init: 272278c34dfSYann Gautier 273e58a53fbSYann Gautier if (stm32_save_boot_interface(boot_context->boot_interface_selected, 274e58a53fbSYann Gautier boot_context->boot_interface_instance) != 275e58a53fbSYann Gautier 0) { 276e58a53fbSYann Gautier ERROR("Cannot save boot interface\n"); 277e58a53fbSYann Gautier } 278e58a53fbSYann Gautier 27910a511ceSYann Gautier stm32mp1_arch_security_setup(); 28010a511ceSYann Gautier 28159a1cdf1SYann Gautier print_reset_reason(); 28259a1cdf1SYann Gautier 2833f9c9784SYann Gautier stm32mp_io_setup(); 2844353bb20SYann Gautier } 285*1989a19cSYann Gautier 286*1989a19cSYann Gautier #if defined(AARCH32_SP_OPTEE) 287*1989a19cSYann Gautier /******************************************************************************* 288*1989a19cSYann Gautier * This function can be used by the platforms to update/use image 289*1989a19cSYann Gautier * information for given `image_id`. 290*1989a19cSYann Gautier ******************************************************************************/ 291*1989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 292*1989a19cSYann Gautier { 293*1989a19cSYann Gautier int err = 0; 294*1989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 295*1989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 296*1989a19cSYann Gautier bl_mem_params_node_t *pager_mem_params; 297*1989a19cSYann Gautier bl_mem_params_node_t *paged_mem_params; 298*1989a19cSYann Gautier 299*1989a19cSYann Gautier assert(bl_mem_params != NULL); 300*1989a19cSYann Gautier 301*1989a19cSYann Gautier switch (image_id) { 302*1989a19cSYann Gautier case BL32_IMAGE_ID: 303*1989a19cSYann Gautier bl_mem_params->ep_info.pc = 304*1989a19cSYann Gautier bl_mem_params->image_info.image_base; 305*1989a19cSYann Gautier 306*1989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 307*1989a19cSYann Gautier assert(pager_mem_params != NULL); 308*1989a19cSYann Gautier pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 309*1989a19cSYann Gautier pager_mem_params->image_info.image_max_size = 310*1989a19cSYann Gautier STM32MP_OPTEE_SIZE; 311*1989a19cSYann Gautier 312*1989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 313*1989a19cSYann Gautier assert(paged_mem_params != NULL); 314*1989a19cSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 315*1989a19cSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 316*1989a19cSYann Gautier STM32MP_DDR_SHMEM_SIZE); 317*1989a19cSYann Gautier paged_mem_params->image_info.image_max_size = 318*1989a19cSYann Gautier STM32MP_DDR_S_SIZE; 319*1989a19cSYann Gautier 320*1989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 321*1989a19cSYann Gautier &pager_mem_params->image_info, 322*1989a19cSYann Gautier &paged_mem_params->image_info); 323*1989a19cSYann Gautier if (err) { 324*1989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 325*1989a19cSYann Gautier panic(); 326*1989a19cSYann Gautier } 327*1989a19cSYann Gautier 328*1989a19cSYann Gautier /* Set optee boot info from parsed header data */ 329*1989a19cSYann Gautier bl_mem_params->ep_info.pc = 330*1989a19cSYann Gautier pager_mem_params->image_info.image_base; 331*1989a19cSYann Gautier bl_mem_params->ep_info.args.arg0 = 332*1989a19cSYann Gautier paged_mem_params->image_info.image_base; 333*1989a19cSYann Gautier bl_mem_params->ep_info.args.arg1 = 0; /* Unused */ 334*1989a19cSYann Gautier bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */ 335*1989a19cSYann Gautier break; 336*1989a19cSYann Gautier 337*1989a19cSYann Gautier case BL33_IMAGE_ID: 338*1989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 339*1989a19cSYann Gautier assert(bl32_mem_params != NULL); 340*1989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 341*1989a19cSYann Gautier break; 342*1989a19cSYann Gautier 343*1989a19cSYann Gautier default: 344*1989a19cSYann Gautier /* Do nothing in default case */ 345*1989a19cSYann Gautier break; 346*1989a19cSYann Gautier } 347*1989a19cSYann Gautier 348*1989a19cSYann Gautier return err; 349*1989a19cSYann Gautier } 350*1989a19cSYann Gautier #endif 351