14353bb20SYann Gautier /* 262fbb315SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 829332bcdSYann Gautier #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1618b415beSYann Gautier #include <drivers/mmc.h> 17f33b2433SYann Gautier #include <drivers/st/bsec.h> 1873680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 19acf28c26SYann Gautier #include <drivers/st/stm32_uart.h> 2009d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 23ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2429332bcdSYann Gautier #include <lib/fconf/fconf.h> 2529332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 2609d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 271989a19cSYann Gautier #include <lib/optee_utils.h> 2809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 2909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3009d40e0eSAntonio Nino Diaz 31ff7675ebSYann Gautier #include <platform_def.h> 3273680c23SYann Gautier #include <stm32mp1_dbgmcu.h> 334353bb20SYann Gautier 344bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops; 35cce37d44SYann Gautier 3659a1cdf1SYann Gautier static void print_reset_reason(void) 3759a1cdf1SYann Gautier { 387ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 3959a1cdf1SYann Gautier 4059a1cdf1SYann Gautier if (rstsr == 0U) { 4159a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 4259a1cdf1SYann Gautier return; 4359a1cdf1SYann Gautier } 4459a1cdf1SYann Gautier 4559a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 4659a1cdf1SYann Gautier 4759a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 4859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 4959a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 5059a1cdf1SYann Gautier return; 5159a1cdf1SYann Gautier } 5259a1cdf1SYann Gautier 5359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 5459a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 5559a1cdf1SYann Gautier return; 5659a1cdf1SYann Gautier } 5759a1cdf1SYann Gautier } 5859a1cdf1SYann Gautier 5959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 6059a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 6159a1cdf1SYann Gautier return; 6259a1cdf1SYann Gautier } 6359a1cdf1SYann Gautier 6459a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 6559a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 6659a1cdf1SYann Gautier return; 6759a1cdf1SYann Gautier } 6859a1cdf1SYann Gautier 6959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 7059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 7159a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 7259a1cdf1SYann Gautier } else { 7359a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 7459a1cdf1SYann Gautier } 7559a1cdf1SYann Gautier return; 7659a1cdf1SYann Gautier } 7759a1cdf1SYann Gautier 7859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 7959a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 8059a1cdf1SYann Gautier return; 8159a1cdf1SYann Gautier } 8259a1cdf1SYann Gautier 8359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 8459a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 8559a1cdf1SYann Gautier return; 8659a1cdf1SYann Gautier } 8759a1cdf1SYann Gautier 8859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 8959a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 9059a1cdf1SYann Gautier return; 9159a1cdf1SYann Gautier } 9259a1cdf1SYann Gautier 9359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 9459a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 9559a1cdf1SYann Gautier return; 9659a1cdf1SYann Gautier } 9759a1cdf1SYann Gautier 9859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 9959a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 10059a1cdf1SYann Gautier return; 10159a1cdf1SYann Gautier } 10259a1cdf1SYann Gautier 10359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 10459a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 10559a1cdf1SYann Gautier return; 10659a1cdf1SYann Gautier } 10759a1cdf1SYann Gautier 10859a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 10959a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 11059a1cdf1SYann Gautier return; 11159a1cdf1SYann Gautier } 11259a1cdf1SYann Gautier 11359a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 11459a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 11559a1cdf1SYann Gautier return; 11659a1cdf1SYann Gautier } 11759a1cdf1SYann Gautier 11859a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 11959a1cdf1SYann Gautier } 12059a1cdf1SYann Gautier 12159a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 12259a1cdf1SYann Gautier u_register_t arg1 __unused, 12359a1cdf1SYann Gautier u_register_t arg2 __unused, 12459a1cdf1SYann Gautier u_register_t arg3 __unused) 1254353bb20SYann Gautier { 1263f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1274353bb20SYann Gautier } 1284353bb20SYann Gautier 1294353bb20SYann Gautier void bl2_platform_setup(void) 1304353bb20SYann Gautier { 13110a511ceSYann Gautier int ret; 13210a511ceSYann Gautier 13310a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 13410a511ceSYann Gautier if (ret < 0) { 13510a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 13610a511ceSYann Gautier panic(); 13710a511ceSYann Gautier } 13810a511ceSYann Gautier 139c1ad41fbSYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 14084686ba3SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 141c1ad41fbSYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 142c1ad41fbSYann Gautier if (ret < 0) { 143c1ad41fbSYann Gautier ERROR("DDR mapping: error %d\n", ret); 144c1ad41fbSYann Gautier panic(); 145c1ad41fbSYann Gautier } 14684686ba3SYann Gautier 1471d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1481989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1491989a19cSYann Gautier INFO("BL2 runs OP-TEE setup\n"); 1501989a19cSYann Gautier #else 1514353bb20SYann Gautier INFO("BL2 runs SP_MIN setup\n"); 1521989a19cSYann Gautier #endif 1531d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1544353bb20SYann Gautier } 1554353bb20SYann Gautier 1564353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 1574353bb20SYann Gautier { 158278c34dfSYann Gautier int32_t result; 159278c34dfSYann Gautier const char *board_model; 160e58a53fbSYann Gautier boot_api_context_t *boot_context = 1613f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 1627ae58c6bSYann Gautier uintptr_t pwr_base; 1637ae58c6bSYann Gautier uintptr_t rcc_base; 164e58a53fbSYann Gautier 16559a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 16659a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 16759a1cdf1SYann Gautier MT_CODE | MT_SECURE); 16859a1cdf1SYann Gautier 1691d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1701989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1711989a19cSYann Gautier mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 1721989a19cSYann Gautier STM32MP_OPTEE_SIZE, 1731989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 17484090d2cSYann Gautier #else 17584090d2cSYann Gautier /* Prevent corruption of preloaded BL32 */ 17684090d2cSYann Gautier mmap_add_region(BL32_BASE, BL32_BASE, 17784090d2cSYann Gautier BL32_LIMIT - BL32_BASE, 17884090d2cSYann Gautier MT_RO_DATA | MT_SECURE); 1791989a19cSYann Gautier #endif 1801d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1811d204ee4SYann Gautier 18259a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 18359a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 18459a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 1859c52e69fSYann Gautier MT_RO_DATA | MT_SECURE); 18659a1cdf1SYann Gautier 18759a1cdf1SYann Gautier configure_mmu(); 18859a1cdf1SYann Gautier 189c20b0606SYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 19059a1cdf1SYann Gautier panic(); 19159a1cdf1SYann Gautier } 19259a1cdf1SYann Gautier 1937ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 1947ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 1957ae58c6bSYann Gautier 1964353bb20SYann Gautier /* 1974353bb20SYann Gautier * Disable the backup domain write protection. 1984353bb20SYann Gautier * The protection is enable at each reset by hardware 1994353bb20SYann Gautier * and must be disabled by software. 2004353bb20SYann Gautier */ 2017ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2024353bb20SYann Gautier 2037ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2044353bb20SYann Gautier ; 2054353bb20SYann Gautier } 2064353bb20SYann Gautier 207f33b2433SYann Gautier if (bsec_probe() != 0) { 208f33b2433SYann Gautier panic(); 209f33b2433SYann Gautier } 210f33b2433SYann Gautier 2114353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2127ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2137ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2144353bb20SYann Gautier 2157ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2164353bb20SYann Gautier 0U) { 2174353bb20SYann Gautier ; 2184353bb20SYann Gautier } 2194353bb20SYann Gautier 2207ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2214353bb20SYann Gautier } 2224353bb20SYann Gautier 223b053a22eSYann Gautier /* Disable MCKPROT */ 224b053a22eSYann Gautier mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 225b053a22eSYann Gautier 2264353bb20SYann Gautier generic_delay_timer_init(); 2274353bb20SYann Gautier 228acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER 229acf28c26SYann Gautier /* Disable programmer UART before changing clock tree */ 230acf28c26SYann Gautier if (boot_context->boot_interface_selected == 231acf28c26SYann Gautier BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) { 232acf28c26SYann Gautier uintptr_t uart_prog_addr = 233acf28c26SYann Gautier get_uart_address(boot_context->boot_interface_instance); 234acf28c26SYann Gautier 235acf28c26SYann Gautier stm32_uart_stop(uart_prog_addr); 236acf28c26SYann Gautier } 237acf28c26SYann Gautier #endif 2387839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 2397839a050SYann Gautier panic(); 2407839a050SYann Gautier } 2417839a050SYann Gautier 2427839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 2437839a050SYann Gautier panic(); 2447839a050SYann Gautier } 2457839a050SYann Gautier 2464dc77a35SYann Gautier stm32_save_boot_interface(boot_context->boot_interface_selected, 2474dc77a35SYann Gautier boot_context->boot_interface_instance); 2484dc77a35SYann Gautier 249d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 250d7176f03SYann Gautier /* Deconfigure all UART RX pins configured by ROM code */ 251d7176f03SYann Gautier stm32mp1_deconfigure_uart_pins(); 252d7176f03SYann Gautier #endif 253d7176f03SYann Gautier 25486240942SYann Gautier if (stm32mp_uart_console_setup() != 0) { 255278c34dfSYann Gautier goto skip_console_init; 256278c34dfSYann Gautier } 257278c34dfSYann Gautier 258dec286ddSYann Gautier stm32mp_print_cpuinfo(); 259dec286ddSYann Gautier 260278c34dfSYann Gautier board_model = dt_get_board_model(); 261278c34dfSYann Gautier if (board_model != NULL) { 26259a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 263278c34dfSYann Gautier } 264278c34dfSYann Gautier 26510e7a9e9SYann Gautier stm32mp_print_boardinfo(); 26610e7a9e9SYann Gautier 2674bdb1a7aSLionel Debieve if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 2684bdb1a7aSLionel Debieve NOTICE("Bootrom authentication %s\n", 2694bdb1a7aSLionel Debieve (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 2704bdb1a7aSLionel Debieve "failed" : "succeeded"); 2714bdb1a7aSLionel Debieve } 2724bdb1a7aSLionel Debieve 273278c34dfSYann Gautier skip_console_init: 274*0c16e7d2SYann Gautier if (dt_pmic_status() > 0) { 275*0c16e7d2SYann Gautier initialize_pmic(); 276*0c16e7d2SYann Gautier } 277*0c16e7d2SYann Gautier 278*0c16e7d2SYann Gautier stm32mp1_syscfg_init(); 279*0c16e7d2SYann Gautier 28073680c23SYann Gautier if (stm32_iwdg_init() < 0) { 28173680c23SYann Gautier panic(); 28273680c23SYann Gautier } 28373680c23SYann Gautier 28473680c23SYann Gautier stm32_iwdg_refresh(); 28573680c23SYann Gautier 28673680c23SYann Gautier result = stm32mp1_dbgmcu_freeze_iwdg2(); 28773680c23SYann Gautier if (result != 0) { 28873680c23SYann Gautier INFO("IWDG2 freeze error : %i\n", result); 28973680c23SYann Gautier } 290278c34dfSYann Gautier 2914bdb1a7aSLionel Debieve stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key; 2924bdb1a7aSLionel Debieve stm32mp1_auth_ops.verify_signature = 2934bdb1a7aSLionel Debieve boot_context->bootrom_ecdsa_verify_signature; 2944bdb1a7aSLionel Debieve 2954bdb1a7aSLionel Debieve stm32mp_init_auth(&stm32mp1_auth_ops); 2964bdb1a7aSLionel Debieve 29710a511ceSYann Gautier stm32mp1_arch_security_setup(); 29810a511ceSYann Gautier 29959a1cdf1SYann Gautier print_reset_reason(); 30059a1cdf1SYann Gautier 301d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE 302d5a84eeaSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 303d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 304d5a84eeaSYann Gautier 3053f9c9784SYann Gautier stm32mp_io_setup(); 3064353bb20SYann Gautier } 3071989a19cSYann Gautier 3081989a19cSYann Gautier /******************************************************************************* 3091989a19cSYann Gautier * This function can be used by the platforms to update/use image 3101989a19cSYann Gautier * information for given `image_id`. 3111989a19cSYann Gautier ******************************************************************************/ 3121989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 3131989a19cSYann Gautier { 3141989a19cSYann Gautier int err = 0; 3151989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 3161989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 3171d204ee4SYann Gautier bl_mem_params_node_t *pager_mem_params __unused; 3181d204ee4SYann Gautier bl_mem_params_node_t *paged_mem_params __unused; 31929332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 32029332bcdSYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 32129332bcdSYann Gautier bl_mem_params_node_t *tos_fw_mem_params; 32229332bcdSYann Gautier unsigned int i; 323b7066086SYann Gautier unsigned int idx; 32429332bcdSYann Gautier unsigned long long ddr_top __unused; 32529332bcdSYann Gautier const unsigned int image_ids[] = { 32629332bcdSYann Gautier BL32_IMAGE_ID, 32729332bcdSYann Gautier BL33_IMAGE_ID, 32829332bcdSYann Gautier HW_CONFIG_ID, 32929332bcdSYann Gautier TOS_FW_CONFIG_ID, 33029332bcdSYann Gautier }; 33129332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 3321989a19cSYann Gautier 3331989a19cSYann Gautier assert(bl_mem_params != NULL); 3341989a19cSYann Gautier 3351989a19cSYann Gautier switch (image_id) { 33629332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 33729332bcdSYann Gautier case FW_CONFIG_ID: 33829332bcdSYann Gautier /* Set global DTB info for fixed fw_config information */ 33929332bcdSYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID); 34029332bcdSYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 34129332bcdSYann Gautier 342b7066086SYann Gautier idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID); 343b7066086SYann Gautier 34429332bcdSYann Gautier /* Iterate through all the fw config IDs */ 34529332bcdSYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 346b7066086SYann Gautier if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) { 347b7066086SYann Gautier continue; 348b7066086SYann Gautier } 349b7066086SYann Gautier 35029332bcdSYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 35129332bcdSYann Gautier assert(bl_mem_params != NULL); 35229332bcdSYann Gautier 35329332bcdSYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 35429332bcdSYann Gautier if (config_info == NULL) { 35529332bcdSYann Gautier continue; 35629332bcdSYann Gautier } 35729332bcdSYann Gautier 35829332bcdSYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 35929332bcdSYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 36029332bcdSYann Gautier 36129332bcdSYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 36229332bcdSYann Gautier 36329332bcdSYann Gautier switch (image_ids[i]) { 36429332bcdSYann Gautier case BL32_IMAGE_ID: 36529332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 36629332bcdSYann Gautier 36729332bcdSYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 36829332bcdSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 36929332bcdSYann Gautier pager_mem_params->image_info.image_base = config_info->config_addr; 37029332bcdSYann Gautier pager_mem_params->image_info.image_max_size = 37129332bcdSYann Gautier config_info->config_max_size; 37229332bcdSYann Gautier 37329332bcdSYann Gautier /* Init base and size for pager if exist */ 37429332bcdSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 37529332bcdSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 37629332bcdSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 37729332bcdSYann Gautier STM32MP_DDR_SHMEM_SIZE); 37829332bcdSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 37929332bcdSYann Gautier break; 38029332bcdSYann Gautier 38129332bcdSYann Gautier case BL33_IMAGE_ID: 38229332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 38329332bcdSYann Gautier break; 38429332bcdSYann Gautier 38529332bcdSYann Gautier case HW_CONFIG_ID: 38629332bcdSYann Gautier case TOS_FW_CONFIG_ID: 38729332bcdSYann Gautier break; 38829332bcdSYann Gautier 38929332bcdSYann Gautier default: 39029332bcdSYann Gautier return -EINVAL; 39129332bcdSYann Gautier } 39229332bcdSYann Gautier } 39329332bcdSYann Gautier break; 39429332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 39529332bcdSYann Gautier 3961989a19cSYann Gautier case BL32_IMAGE_ID: 39784090d2cSYann Gautier if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 39884090d2cSYann Gautier /* BL32 is OP-TEE header */ 39984090d2cSYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 4001989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 4011989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 40284090d2cSYann Gautier assert((pager_mem_params != NULL) && (paged_mem_params != NULL)); 40384090d2cSYann Gautier 4041d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) 40584090d2cSYann Gautier /* Set OP-TEE extra image load areas at run-time */ 40684090d2cSYann Gautier pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 40784090d2cSYann Gautier pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE; 40884090d2cSYann Gautier 4091989a19cSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 41084090d2cSYann Gautier dt_get_ddr_size() - 41184090d2cSYann Gautier STM32MP_DDR_S_SIZE - 41284090d2cSYann Gautier STM32MP_DDR_SHMEM_SIZE; 41384090d2cSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 4141d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */ 4151989a19cSYann Gautier 4161989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 4171989a19cSYann Gautier &pager_mem_params->image_info, 4181989a19cSYann Gautier &paged_mem_params->image_info); 4191989a19cSYann Gautier if (err) { 4201989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 4211989a19cSYann Gautier panic(); 4221989a19cSYann Gautier } 4231989a19cSYann Gautier 4241989a19cSYann Gautier /* Set optee boot info from parsed header data */ 42584090d2cSYann Gautier bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base; 4261989a19cSYann Gautier bl_mem_params->ep_info.args.arg1 = 0; /* Unused */ 4271989a19cSYann Gautier bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */ 4281d204ee4SYann Gautier } else { 4291d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 4301d204ee4SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 43129332bcdSYann Gautier tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 43229332bcdSYann Gautier bl_mem_params->image_info.image_max_size += 43329332bcdSYann Gautier tos_fw_mem_params->image_info.image_max_size; 4341d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 4351d204ee4SYann Gautier bl_mem_params->ep_info.args.arg0 = 0; 43684090d2cSYann Gautier } 4371989a19cSYann Gautier break; 4381989a19cSYann Gautier 4391989a19cSYann Gautier case BL33_IMAGE_ID: 4401989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 4411989a19cSYann Gautier assert(bl32_mem_params != NULL); 4421989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 4431989a19cSYann Gautier break; 4441989a19cSYann Gautier 4451989a19cSYann Gautier default: 4461989a19cSYann Gautier /* Do nothing in default case */ 4471989a19cSYann Gautier break; 4481989a19cSYann Gautier } 4491989a19cSYann Gautier 45018b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 45118b415beSYann Gautier /* 45218b415beSYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 45318b415beSYann Gautier * We take the worst case which is 2 MMC blocks. 45418b415beSYann Gautier */ 45518b415beSYann Gautier if ((image_id != FW_CONFIG_ID) && 45618b415beSYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 45718b415beSYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 45818b415beSYann Gautier bl_mem_params->image_info.image_size, 45918b415beSYann Gautier 2U * MMC_BLOCK_SIZE); 46018b415beSYann Gautier } 46118b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 46218b415beSYann Gautier 4631989a19cSYann Gautier return err; 4641989a19cSYann Gautier } 46599080bd1SYann Gautier 46699080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void) 46799080bd1SYann Gautier { 468fa92fef0SPatrick Delaunay uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 469fa92fef0SPatrick Delaunay 470fa92fef0SPatrick Delaunay switch (boot_itf) { 4719083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 4729083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 473fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 474fa92fef0SPatrick Delaunay /* Invalidate the downloaded buffer used with io_memmap */ 475fa92fef0SPatrick Delaunay inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 476fa92fef0SPatrick Delaunay break; 4779083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 478fa92fef0SPatrick Delaunay default: 479fa92fef0SPatrick Delaunay /* Do nothing in default case */ 480fa92fef0SPatrick Delaunay break; 481fa92fef0SPatrick Delaunay } 482fa92fef0SPatrick Delaunay 48399080bd1SYann Gautier stm32mp1_security_setup(); 48499080bd1SYann Gautier } 485