14353bb20SYann Gautier /* 21f4513cbSYann Gautier * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 34353bb20SYann Gautier * 44353bb20SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 54353bb20SYann Gautier */ 64353bb20SYann Gautier 74353bb20SYann Gautier #include <assert.h> 829332bcdSYann Gautier #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1618b415beSYann Gautier #include <drivers/mmc.h> 17f33b2433SYann Gautier #include <drivers/st/bsec.h> 18967a8e63SPascal Paillet #include <drivers/st/regulator_fixed.h> 1973680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 20acf28c26SYann Gautier #include <drivers/st/stm32_uart.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 24ff7675ebSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2529332bcdSYann Gautier #include <lib/fconf/fconf.h> 2629332bcdSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 2709d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 281989a19cSYann Gautier #include <lib/optee_utils.h> 2909d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 3009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3109d40e0eSAntonio Nino Diaz 32ff7675ebSYann Gautier #include <platform_def.h> 33ba02add9SSughosh Ganu #include <stm32mp_common.h> 3473680c23SYann Gautier #include <stm32mp1_dbgmcu.h> 354353bb20SYann Gautier 364bdb1a7aSLionel Debieve static struct stm32mp_auth_ops stm32mp1_auth_ops; 37cce37d44SYann Gautier 3859a1cdf1SYann Gautier static void print_reset_reason(void) 3959a1cdf1SYann Gautier { 407ae58c6bSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR); 4159a1cdf1SYann Gautier 4259a1cdf1SYann Gautier if (rstsr == 0U) { 4359a1cdf1SYann Gautier WARN("Reset reason unknown\n"); 4459a1cdf1SYann Gautier return; 4559a1cdf1SYann Gautier } 4659a1cdf1SYann Gautier 4759a1cdf1SYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 4859a1cdf1SYann Gautier 4959a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) { 5059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) { 5159a1cdf1SYann Gautier INFO("System exits from STANDBY\n"); 5259a1cdf1SYann Gautier return; 5359a1cdf1SYann Gautier } 5459a1cdf1SYann Gautier 5559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) { 5659a1cdf1SYann Gautier INFO("MPU exits from CSTANDBY\n"); 5759a1cdf1SYann Gautier return; 5859a1cdf1SYann Gautier } 5959a1cdf1SYann Gautier } 6059a1cdf1SYann Gautier 6159a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) { 6259a1cdf1SYann Gautier INFO(" Power-on Reset (rst_por)\n"); 6359a1cdf1SYann Gautier return; 6459a1cdf1SYann Gautier } 6559a1cdf1SYann Gautier 6659a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) { 6759a1cdf1SYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 6859a1cdf1SYann Gautier return; 6959a1cdf1SYann Gautier } 7059a1cdf1SYann Gautier 7159a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) { 7259a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 7359a1cdf1SYann Gautier INFO(" System reset generated by MCU (MCSYSRST)\n"); 7459a1cdf1SYann Gautier } else { 7559a1cdf1SYann Gautier INFO(" Local reset generated by MCU (MCSYSRST)\n"); 7659a1cdf1SYann Gautier } 7759a1cdf1SYann Gautier return; 7859a1cdf1SYann Gautier } 7959a1cdf1SYann Gautier 8059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) { 8159a1cdf1SYann Gautier INFO(" System reset generated by MPU (MPSYSRST)\n"); 8259a1cdf1SYann Gautier return; 8359a1cdf1SYann Gautier } 8459a1cdf1SYann Gautier 8559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) { 8659a1cdf1SYann Gautier INFO(" Reset due to a clock failure on HSE\n"); 8759a1cdf1SYann Gautier return; 8859a1cdf1SYann Gautier } 8959a1cdf1SYann Gautier 9059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) { 9159a1cdf1SYann Gautier INFO(" IWDG1 Reset (rst_iwdg1)\n"); 9259a1cdf1SYann Gautier return; 9359a1cdf1SYann Gautier } 9459a1cdf1SYann Gautier 9559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) { 9659a1cdf1SYann Gautier INFO(" IWDG2 Reset (rst_iwdg2)\n"); 9759a1cdf1SYann Gautier return; 9859a1cdf1SYann Gautier } 9959a1cdf1SYann Gautier 10059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) { 10159a1cdf1SYann Gautier INFO(" MPU Processor 0 Reset\n"); 10259a1cdf1SYann Gautier return; 10359a1cdf1SYann Gautier } 10459a1cdf1SYann Gautier 10559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) { 10659a1cdf1SYann Gautier INFO(" MPU Processor 1 Reset\n"); 10759a1cdf1SYann Gautier return; 10859a1cdf1SYann Gautier } 10959a1cdf1SYann Gautier 11059a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) { 11159a1cdf1SYann Gautier INFO(" Pad Reset from NRST\n"); 11259a1cdf1SYann Gautier return; 11359a1cdf1SYann Gautier } 11459a1cdf1SYann Gautier 11559a1cdf1SYann Gautier if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) { 11659a1cdf1SYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 11759a1cdf1SYann Gautier return; 11859a1cdf1SYann Gautier } 11959a1cdf1SYann Gautier 12059a1cdf1SYann Gautier ERROR(" Unidentified reset reason\n"); 12159a1cdf1SYann Gautier } 12259a1cdf1SYann Gautier 12359a1cdf1SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0, 12459a1cdf1SYann Gautier u_register_t arg1 __unused, 12559a1cdf1SYann Gautier u_register_t arg2 __unused, 12659a1cdf1SYann Gautier u_register_t arg3 __unused) 1274353bb20SYann Gautier { 1283f9c9784SYann Gautier stm32mp_save_boot_ctx_address(arg0); 1294353bb20SYann Gautier } 1304353bb20SYann Gautier 1314353bb20SYann Gautier void bl2_platform_setup(void) 1324353bb20SYann Gautier { 13310a511ceSYann Gautier int ret; 13410a511ceSYann Gautier 13510a511ceSYann Gautier ret = stm32mp1_ddr_probe(); 13610a511ceSYann Gautier if (ret < 0) { 13710a511ceSYann Gautier ERROR("Invalid DDR init: error %d\n", ret); 13810a511ceSYann Gautier panic(); 13910a511ceSYann Gautier } 14010a511ceSYann Gautier 141c1ad41fbSYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 14284686ba3SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 143c1ad41fbSYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 144c1ad41fbSYann Gautier if (ret < 0) { 145c1ad41fbSYann Gautier ERROR("DDR mapping: error %d\n", ret); 146c1ad41fbSYann Gautier panic(); 147c1ad41fbSYann Gautier } 14884686ba3SYann Gautier 1491d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1501989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1511989a19cSYann Gautier INFO("BL2 runs OP-TEE setup\n"); 1521989a19cSYann Gautier #else 1534353bb20SYann Gautier INFO("BL2 runs SP_MIN setup\n"); 1541989a19cSYann Gautier #endif 1551d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1564353bb20SYann Gautier } 1574353bb20SYann Gautier 1584353bb20SYann Gautier void bl2_el3_plat_arch_setup(void) 1594353bb20SYann Gautier { 160278c34dfSYann Gautier const char *board_model; 161e58a53fbSYann Gautier boot_api_context_t *boot_context = 1623f9c9784SYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 1637ae58c6bSYann Gautier uintptr_t pwr_base; 1647ae58c6bSYann Gautier uintptr_t rcc_base; 165e58a53fbSYann Gautier 166*072d7532SNicolas Le Bayon if (bsec_probe() != 0U) { 167*072d7532SNicolas Le Bayon panic(); 168*072d7532SNicolas Le Bayon } 169*072d7532SNicolas Le Bayon 17059a1cdf1SYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 17159a1cdf1SYann Gautier BL_CODE_END - BL_CODE_BASE, 17259a1cdf1SYann Gautier MT_CODE | MT_SECURE); 17359a1cdf1SYann Gautier 1741d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1751989a19cSYann Gautier #ifdef AARCH32_SP_OPTEE 1761989a19cSYann Gautier mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE, 1771989a19cSYann Gautier STM32MP_OPTEE_SIZE, 1781989a19cSYann Gautier MT_MEMORY | MT_RW | MT_SECURE); 17984090d2cSYann Gautier #else 18084090d2cSYann Gautier /* Prevent corruption of preloaded BL32 */ 18184090d2cSYann Gautier mmap_add_region(BL32_BASE, BL32_BASE, 18284090d2cSYann Gautier BL32_LIMIT - BL32_BASE, 18384090d2cSYann Gautier MT_RO_DATA | MT_SECURE); 1841989a19cSYann Gautier #endif 1851d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1861d204ee4SYann Gautier 18759a1cdf1SYann Gautier /* Prevent corruption of preloaded Device Tree */ 18859a1cdf1SYann Gautier mmap_add_region(DTB_BASE, DTB_BASE, 18959a1cdf1SYann Gautier DTB_LIMIT - DTB_BASE, 1909c52e69fSYann Gautier MT_RO_DATA | MT_SECURE); 19159a1cdf1SYann Gautier 19259a1cdf1SYann Gautier configure_mmu(); 19359a1cdf1SYann Gautier 194c20b0606SYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 19559a1cdf1SYann Gautier panic(); 19659a1cdf1SYann Gautier } 19759a1cdf1SYann Gautier 1987ae58c6bSYann Gautier pwr_base = stm32mp_pwr_base(); 1997ae58c6bSYann Gautier rcc_base = stm32mp_rcc_base(); 2007ae58c6bSYann Gautier 2014353bb20SYann Gautier /* 2024353bb20SYann Gautier * Disable the backup domain write protection. 2034353bb20SYann Gautier * The protection is enable at each reset by hardware 2044353bb20SYann Gautier * and must be disabled by software. 2054353bb20SYann Gautier */ 2067ae58c6bSYann Gautier mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP); 2074353bb20SYann Gautier 2087ae58c6bSYann Gautier while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) { 2094353bb20SYann Gautier ; 2104353bb20SYann Gautier } 2114353bb20SYann Gautier 2124353bb20SYann Gautier /* Reset backup domain on cold boot cases */ 2137ae58c6bSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { 2147ae58c6bSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2154353bb20SYann Gautier 2167ae58c6bSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 2174353bb20SYann Gautier 0U) { 2184353bb20SYann Gautier ; 2194353bb20SYann Gautier } 2204353bb20SYann Gautier 2217ae58c6bSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 2224353bb20SYann Gautier } 2234353bb20SYann Gautier 224b053a22eSYann Gautier /* Disable MCKPROT */ 225b053a22eSYann Gautier mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT); 226b053a22eSYann Gautier 2279a73a56cSYann Gautier /* 2289a73a56cSYann Gautier * Set minimum reset pulse duration to 31ms for discrete power 2299a73a56cSYann Gautier * supplied boards. 2309a73a56cSYann Gautier */ 2319a73a56cSYann Gautier if (dt_pmic_status() <= 0) { 2329a73a56cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_RDLSICR, 2339a73a56cSYann Gautier RCC_RDLSICR_MRD_MASK, 2349a73a56cSYann Gautier 31U << RCC_RDLSICR_MRD_SHIFT); 2359a73a56cSYann Gautier } 2369a73a56cSYann Gautier 2374353bb20SYann Gautier generic_delay_timer_init(); 2384353bb20SYann Gautier 239acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER 240acf28c26SYann Gautier /* Disable programmer UART before changing clock tree */ 241acf28c26SYann Gautier if (boot_context->boot_interface_selected == 242acf28c26SYann Gautier BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) { 243acf28c26SYann Gautier uintptr_t uart_prog_addr = 244acf28c26SYann Gautier get_uart_address(boot_context->boot_interface_instance); 245acf28c26SYann Gautier 246acf28c26SYann Gautier stm32_uart_stop(uart_prog_addr); 247acf28c26SYann Gautier } 248acf28c26SYann Gautier #endif 2497839a050SYann Gautier if (stm32mp1_clk_probe() < 0) { 2507839a050SYann Gautier panic(); 2517839a050SYann Gautier } 2527839a050SYann Gautier 2537839a050SYann Gautier if (stm32mp1_clk_init() < 0) { 2547839a050SYann Gautier panic(); 2557839a050SYann Gautier } 2567839a050SYann Gautier 2574dc77a35SYann Gautier stm32_save_boot_interface(boot_context->boot_interface_selected, 2584dc77a35SYann Gautier boot_context->boot_interface_instance); 2594dc77a35SYann Gautier 260d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 261d7176f03SYann Gautier /* Deconfigure all UART RX pins configured by ROM code */ 262d7176f03SYann Gautier stm32mp1_deconfigure_uart_pins(); 263d7176f03SYann Gautier #endif 264d7176f03SYann Gautier 26586240942SYann Gautier if (stm32mp_uart_console_setup() != 0) { 266278c34dfSYann Gautier goto skip_console_init; 267278c34dfSYann Gautier } 268278c34dfSYann Gautier 269dec286ddSYann Gautier stm32mp_print_cpuinfo(); 270dec286ddSYann Gautier 271278c34dfSYann Gautier board_model = dt_get_board_model(); 272278c34dfSYann Gautier if (board_model != NULL) { 27359a1cdf1SYann Gautier NOTICE("Model: %s\n", board_model); 274278c34dfSYann Gautier } 275278c34dfSYann Gautier 27610e7a9e9SYann Gautier stm32mp_print_boardinfo(); 27710e7a9e9SYann Gautier 2784bdb1a7aSLionel Debieve if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) { 2794bdb1a7aSLionel Debieve NOTICE("Bootrom authentication %s\n", 2804bdb1a7aSLionel Debieve (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ? 2814bdb1a7aSLionel Debieve "failed" : "succeeded"); 2824bdb1a7aSLionel Debieve } 2834bdb1a7aSLionel Debieve 284278c34dfSYann Gautier skip_console_init: 285967a8e63SPascal Paillet if (fixed_regulator_register() != 0) { 286967a8e63SPascal Paillet panic(); 287967a8e63SPascal Paillet } 288967a8e63SPascal Paillet 2890c16e7d2SYann Gautier if (dt_pmic_status() > 0) { 2900c16e7d2SYann Gautier initialize_pmic(); 291ae7792e0SNicolas Le Bayon print_pmic_info_and_debug(); 2920c16e7d2SYann Gautier } 2930c16e7d2SYann Gautier 2940c16e7d2SYann Gautier stm32mp1_syscfg_init(); 2950c16e7d2SYann Gautier 29673680c23SYann Gautier if (stm32_iwdg_init() < 0) { 29773680c23SYann Gautier panic(); 29873680c23SYann Gautier } 29973680c23SYann Gautier 30073680c23SYann Gautier stm32_iwdg_refresh(); 30173680c23SYann Gautier 3024bdb1a7aSLionel Debieve stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key; 3034bdb1a7aSLionel Debieve stm32mp1_auth_ops.verify_signature = 3044bdb1a7aSLionel Debieve boot_context->bootrom_ecdsa_verify_signature; 3054bdb1a7aSLionel Debieve 3064bdb1a7aSLionel Debieve stm32mp_init_auth(&stm32mp1_auth_ops); 3074bdb1a7aSLionel Debieve 30810a511ceSYann Gautier stm32mp1_arch_security_setup(); 30910a511ceSYann Gautier 31059a1cdf1SYann Gautier print_reset_reason(); 31159a1cdf1SYann Gautier 3121f4513cbSYann Gautier stm32mp1_syscfg_enable_io_compensation_finish(); 3131f4513cbSYann Gautier 314d5a84eeaSYann Gautier #if !STM32MP_USE_STM32IMAGE 315d5a84eeaSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 316d5a84eeaSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 317d5a84eeaSYann Gautier 3183f9c9784SYann Gautier stm32mp_io_setup(); 3194353bb20SYann Gautier } 3201989a19cSYann Gautier 3211989a19cSYann Gautier /******************************************************************************* 3221989a19cSYann Gautier * This function can be used by the platforms to update/use image 3231989a19cSYann Gautier * information for given `image_id`. 3241989a19cSYann Gautier ******************************************************************************/ 3251989a19cSYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 3261989a19cSYann Gautier { 3271989a19cSYann Gautier int err = 0; 3281989a19cSYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 3291989a19cSYann Gautier bl_mem_params_node_t *bl32_mem_params; 3301d204ee4SYann Gautier bl_mem_params_node_t *pager_mem_params __unused; 3311d204ee4SYann Gautier bl_mem_params_node_t *paged_mem_params __unused; 33229332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 33329332bcdSYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 33429332bcdSYann Gautier bl_mem_params_node_t *tos_fw_mem_params; 33529332bcdSYann Gautier unsigned int i; 336b7066086SYann Gautier unsigned int idx; 33729332bcdSYann Gautier unsigned long long ddr_top __unused; 33829332bcdSYann Gautier const unsigned int image_ids[] = { 33929332bcdSYann Gautier BL32_IMAGE_ID, 34029332bcdSYann Gautier BL33_IMAGE_ID, 34129332bcdSYann Gautier HW_CONFIG_ID, 34229332bcdSYann Gautier TOS_FW_CONFIG_ID, 34329332bcdSYann Gautier }; 34429332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 3451989a19cSYann Gautier 3461989a19cSYann Gautier assert(bl_mem_params != NULL); 3471989a19cSYann Gautier 3481989a19cSYann Gautier switch (image_id) { 34929332bcdSYann Gautier #if !STM32MP_USE_STM32IMAGE 35029332bcdSYann Gautier case FW_CONFIG_ID: 35129332bcdSYann Gautier /* Set global DTB info for fixed fw_config information */ 35229332bcdSYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID); 35329332bcdSYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 35429332bcdSYann Gautier 355b7066086SYann Gautier idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID); 356b7066086SYann Gautier 35729332bcdSYann Gautier /* Iterate through all the fw config IDs */ 35829332bcdSYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 359b7066086SYann Gautier if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) { 360b7066086SYann Gautier continue; 361b7066086SYann Gautier } 362b7066086SYann Gautier 36329332bcdSYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 36429332bcdSYann Gautier assert(bl_mem_params != NULL); 36529332bcdSYann Gautier 36629332bcdSYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 36729332bcdSYann Gautier if (config_info == NULL) { 36829332bcdSYann Gautier continue; 36929332bcdSYann Gautier } 37029332bcdSYann Gautier 37129332bcdSYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 37229332bcdSYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 37329332bcdSYann Gautier 37429332bcdSYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 37529332bcdSYann Gautier 37629332bcdSYann Gautier switch (image_ids[i]) { 37729332bcdSYann Gautier case BL32_IMAGE_ID: 37829332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 37929332bcdSYann Gautier 38029332bcdSYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 38129332bcdSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 38229332bcdSYann Gautier pager_mem_params->image_info.image_base = config_info->config_addr; 38329332bcdSYann Gautier pager_mem_params->image_info.image_max_size = 38429332bcdSYann Gautier config_info->config_max_size; 38529332bcdSYann Gautier 38629332bcdSYann Gautier /* Init base and size for pager if exist */ 38729332bcdSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 38829332bcdSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 38929332bcdSYann Gautier (dt_get_ddr_size() - STM32MP_DDR_S_SIZE - 39029332bcdSYann Gautier STM32MP_DDR_SHMEM_SIZE); 39129332bcdSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 39229332bcdSYann Gautier break; 39329332bcdSYann Gautier 39429332bcdSYann Gautier case BL33_IMAGE_ID: 39529332bcdSYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 39629332bcdSYann Gautier break; 39729332bcdSYann Gautier 39829332bcdSYann Gautier case HW_CONFIG_ID: 39929332bcdSYann Gautier case TOS_FW_CONFIG_ID: 40029332bcdSYann Gautier break; 40129332bcdSYann Gautier 40229332bcdSYann Gautier default: 40329332bcdSYann Gautier return -EINVAL; 40429332bcdSYann Gautier } 40529332bcdSYann Gautier } 40629332bcdSYann Gautier break; 40729332bcdSYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 40829332bcdSYann Gautier 4091989a19cSYann Gautier case BL32_IMAGE_ID: 41084090d2cSYann Gautier if (optee_header_is_valid(bl_mem_params->image_info.image_base)) { 41184090d2cSYann Gautier /* BL32 is OP-TEE header */ 41284090d2cSYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 4131989a19cSYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 4141989a19cSYann Gautier paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 41584090d2cSYann Gautier assert((pager_mem_params != NULL) && (paged_mem_params != NULL)); 41684090d2cSYann Gautier 4171d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) 41884090d2cSYann Gautier /* Set OP-TEE extra image load areas at run-time */ 41984090d2cSYann Gautier pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE; 42084090d2cSYann Gautier pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE; 42184090d2cSYann Gautier 4221989a19cSYann Gautier paged_mem_params->image_info.image_base = STM32MP_DDR_BASE + 42384090d2cSYann Gautier dt_get_ddr_size() - 42484090d2cSYann Gautier STM32MP_DDR_S_SIZE - 42584090d2cSYann Gautier STM32MP_DDR_SHMEM_SIZE; 42684090d2cSYann Gautier paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE; 4271d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */ 4281989a19cSYann Gautier 4291989a19cSYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 4301989a19cSYann Gautier &pager_mem_params->image_info, 4311989a19cSYann Gautier &paged_mem_params->image_info); 4321989a19cSYann Gautier if (err) { 4331989a19cSYann Gautier ERROR("OPTEE header parse error.\n"); 4341989a19cSYann Gautier panic(); 4351989a19cSYann Gautier } 4361989a19cSYann Gautier 4371989a19cSYann Gautier /* Set optee boot info from parsed header data */ 43884090d2cSYann Gautier bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base; 4391989a19cSYann Gautier bl_mem_params->ep_info.args.arg1 = 0; /* Unused */ 4401989a19cSYann Gautier bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */ 4411d204ee4SYann Gautier } else { 4421d204ee4SYann Gautier #if !STM32MP_USE_STM32IMAGE 4431d204ee4SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 44429332bcdSYann Gautier tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID); 44529332bcdSYann Gautier bl_mem_params->image_info.image_max_size += 44629332bcdSYann Gautier tos_fw_mem_params->image_info.image_max_size; 4471d204ee4SYann Gautier #endif /* !STM32MP_USE_STM32IMAGE */ 4481d204ee4SYann Gautier bl_mem_params->ep_info.args.arg0 = 0; 44984090d2cSYann Gautier } 4501989a19cSYann Gautier break; 4511989a19cSYann Gautier 4521989a19cSYann Gautier case BL33_IMAGE_ID: 4531989a19cSYann Gautier bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID); 4541989a19cSYann Gautier assert(bl32_mem_params != NULL); 4551989a19cSYann Gautier bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc; 456ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT 457ba02add9SSughosh Ganu stm32mp1_fwu_set_boot_idx(); 458ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */ 4591989a19cSYann Gautier break; 4601989a19cSYann Gautier 4611989a19cSYann Gautier default: 4621989a19cSYann Gautier /* Do nothing in default case */ 4631989a19cSYann Gautier break; 4641989a19cSYann Gautier } 4651989a19cSYann Gautier 46618b415beSYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 46718b415beSYann Gautier /* 46818b415beSYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 46918b415beSYann Gautier * We take the worst case which is 2 MMC blocks. 47018b415beSYann Gautier */ 47118b415beSYann Gautier if ((image_id != FW_CONFIG_ID) && 47218b415beSYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 47318b415beSYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 47418b415beSYann Gautier bl_mem_params->image_info.image_size, 47518b415beSYann Gautier 2U * MMC_BLOCK_SIZE); 47618b415beSYann Gautier } 47718b415beSYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 47818b415beSYann Gautier 4791989a19cSYann Gautier return err; 4801989a19cSYann Gautier } 48199080bd1SYann Gautier 48299080bd1SYann Gautier void bl2_el3_plat_prepare_exit(void) 48399080bd1SYann Gautier { 484fa92fef0SPatrick Delaunay uint16_t boot_itf = stm32mp_get_boot_itf_selected(); 485fa92fef0SPatrick Delaunay 486fa92fef0SPatrick Delaunay switch (boot_itf) { 4879083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER 4889083fa11SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART: 489fa92fef0SPatrick Delaunay case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB: 490fa92fef0SPatrick Delaunay /* Invalidate the downloaded buffer used with io_memmap */ 491fa92fef0SPatrick Delaunay inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE); 492fa92fef0SPatrick Delaunay break; 4939083fa11SPatrick Delaunay #endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */ 494fa92fef0SPatrick Delaunay default: 495fa92fef0SPatrick Delaunay /* Do nothing in default case */ 496fa92fef0SPatrick Delaunay break; 497fa92fef0SPatrick Delaunay } 498fa92fef0SPatrick Delaunay 49999080bd1SYann Gautier stm32mp1_security_setup(); 50099080bd1SYann Gautier } 501