1c27d8c00SYann Gautier /* 2*372f4592SNicolas Le Bayon * Copyright (c) 2016-2024, Arm Limited and Contributors. All rights reserved. 3c27d8c00SYann Gautier * 4c27d8c00SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c27d8c00SYann Gautier */ 6c27d8c00SYann Gautier 7c27d8c00SYann Gautier #include <common/bl_common.h> 8c27d8c00SYann Gautier #include <common/debug.h> 9*372f4592SNicolas Le Bayon #include <common/fdt_wrappers.h> 10c27d8c00SYann Gautier #include <drivers/arm/gicv2.h> 11c27d8c00SYann Gautier #include <dt-bindings/interrupt-controller/arm-gic.h> 12c27d8c00SYann Gautier #include <lib/utils.h> 13c27d8c00SYann Gautier #include <libfdt.h> 14c27d8c00SYann Gautier #include <plat/common/platform.h> 15c27d8c00SYann Gautier 16c27d8c00SYann Gautier #include <platform_def.h> 17c27d8c00SYann Gautier 18c27d8c00SYann Gautier struct stm32mp_gic_instance { 19c27d8c00SYann Gautier uint32_t cells; 20c27d8c00SYann Gautier uint32_t phandle_node; 21c27d8c00SYann Gautier }; 22c27d8c00SYann Gautier 23c27d8c00SYann Gautier /****************************************************************************** 24c27d8c00SYann Gautier * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0 25c27d8c00SYann Gautier * interrupts. 26c27d8c00SYann Gautier *****************************************************************************/ 27c27d8c00SYann Gautier static const interrupt_prop_t stm32mp_interrupt_props[] = { 28c27d8c00SYann Gautier PLATFORM_G1S_PROPS(GICV2_INTR_GROUP0), 29c27d8c00SYann Gautier PLATFORM_G0_PROPS(GICV2_INTR_GROUP0) 30c27d8c00SYann Gautier }; 31c27d8c00SYann Gautier 32c27d8c00SYann Gautier /* Fix target_mask_array as secondary core is not able to initialize it */ 33c27d8c00SYann Gautier static unsigned int target_mask_array[PLATFORM_CORE_COUNT] = {1, 2}; 34c27d8c00SYann Gautier 35c27d8c00SYann Gautier static gicv2_driver_data_t platform_gic_data = { 36c27d8c00SYann Gautier .interrupt_props = stm32mp_interrupt_props, 37c27d8c00SYann Gautier .interrupt_props_num = ARRAY_SIZE(stm32mp_interrupt_props), 38c27d8c00SYann Gautier .target_masks = target_mask_array, 39c27d8c00SYann Gautier .target_masks_num = ARRAY_SIZE(target_mask_array), 40c27d8c00SYann Gautier }; 41c27d8c00SYann Gautier 42c27d8c00SYann Gautier static struct stm32mp_gic_instance stm32mp_gic; 43c27d8c00SYann Gautier 44c27d8c00SYann Gautier void stm32mp_gic_init(void) 45c27d8c00SYann Gautier { 46c27d8c00SYann Gautier int node; 47c27d8c00SYann Gautier void *fdt; 48c27d8c00SYann Gautier const fdt32_t *cuint; 49*372f4592SNicolas Le Bayon uintptr_t addr; 50*372f4592SNicolas Le Bayon int err; 51c27d8c00SYann Gautier 52c27d8c00SYann Gautier if (fdt_get_address(&fdt) == 0) { 53c27d8c00SYann Gautier panic(); 54c27d8c00SYann Gautier } 55c27d8c00SYann Gautier 56*372f4592SNicolas Le Bayon node = fdt_node_offset_by_compatible(fdt, -1, "arm,cortex-a7-gic"); 57c27d8c00SYann Gautier if (node < 0) { 58c27d8c00SYann Gautier panic(); 59c27d8c00SYann Gautier } 60c27d8c00SYann Gautier 61*372f4592SNicolas Le Bayon err = fdt_get_reg_props_by_index(fdt, node, 0, &addr, NULL); 62*372f4592SNicolas Le Bayon if (err < 0) { 63c27d8c00SYann Gautier panic(); 64c27d8c00SYann Gautier } 65*372f4592SNicolas Le Bayon platform_gic_data.gicd_base = addr; 66c27d8c00SYann Gautier 67*372f4592SNicolas Le Bayon err = fdt_get_reg_props_by_index(fdt, node, 1, &addr, NULL); 68*372f4592SNicolas Le Bayon if (err < 0) { 69*372f4592SNicolas Le Bayon panic(); 70*372f4592SNicolas Le Bayon } 71*372f4592SNicolas Le Bayon platform_gic_data.gicc_base = addr; 72c27d8c00SYann Gautier 73c27d8c00SYann Gautier cuint = fdt_getprop(fdt, node, "#interrupt-cells", NULL); 74c27d8c00SYann Gautier if (cuint == NULL) { 75c27d8c00SYann Gautier panic(); 76c27d8c00SYann Gautier } 77c27d8c00SYann Gautier 78c27d8c00SYann Gautier stm32mp_gic.cells = fdt32_to_cpu(*cuint); 79c27d8c00SYann Gautier 80c27d8c00SYann Gautier stm32mp_gic.phandle_node = fdt_get_phandle(fdt, node); 81c27d8c00SYann Gautier if (stm32mp_gic.phandle_node == 0U) { 82c27d8c00SYann Gautier panic(); 83c27d8c00SYann Gautier } 84c27d8c00SYann Gautier 85c27d8c00SYann Gautier gicv2_driver_init(&platform_gic_data); 86c27d8c00SYann Gautier gicv2_distif_init(); 87c27d8c00SYann Gautier 88c27d8c00SYann Gautier stm32mp_gic_pcpu_init(); 89c27d8c00SYann Gautier } 90c27d8c00SYann Gautier 91c27d8c00SYann Gautier void stm32mp_gic_pcpu_init(void) 92c27d8c00SYann Gautier { 93c27d8c00SYann Gautier gicv2_pcpu_distif_init(); 94c27d8c00SYann Gautier gicv2_set_pe_target_mask(plat_my_core_pos()); 95c27d8c00SYann Gautier gicv2_cpuif_enable(); 96c27d8c00SYann Gautier } 97