xref: /rk3399_ARM-atf/plat/st/common/stm32mp_common.c (revision b91c7f5ea8738d0e64089385528f2f3d06949b12)
1c9d75b3cSYann Gautier /*
2189db948SYann Gautier  * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
7c9d75b3cSYann Gautier #include <assert.h>
81e919529SYann Gautier #include <errno.h>
9c9d75b3cSYann Gautier 
10c9d75b3cSYann Gautier #include <arch_helpers.h>
11c9d75b3cSYann Gautier #include <common/debug.h>
1233667d29SYann Gautier #include <drivers/clk.h>
1353612f72SYann Gautier #include <drivers/delay_timer.h>
1453612f72SYann Gautier #include <drivers/st/stm32_console.h>
157ae58c6bSYann Gautier #include <drivers/st/stm32mp_clkfunc.h>
1653612f72SYann Gautier #include <drivers/st/stm32mp_reset.h>
17d8da13e5SYann Gautier #include <lib/mmio.h>
183d201787SYann Gautier #include <lib/smccc.h>
1984686ba3SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
20c9d75b3cSYann Gautier #include <plat/common/platform.h>
213d201787SYann Gautier #include <services/arm_arch_svc.h>
22c9d75b3cSYann Gautier 
2353612f72SYann Gautier #include <platform_def.h>
2453612f72SYann Gautier 
258ce89187SNicolas Le Bayon #define HEADER_VERSION_MAJOR_MASK	GENMASK(23, 16)
2653612f72SYann Gautier #define RESET_TIMEOUT_US_1MS		1000U
2753612f72SYann Gautier 
28992dba08SYann Gautier /* Internal layout of the 32bit OTP word board_id */
29992dba08SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK_32(31, 16)
30992dba08SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
31992dba08SYann Gautier #define BOARD_ID_VARCPN_MASK		GENMASK_32(15, 12)
32992dba08SYann Gautier #define BOARD_ID_VARCPN_SHIFT		12
33992dba08SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK_32(11, 8)
34992dba08SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
35992dba08SYann Gautier #define BOARD_ID_VARFG_MASK		GENMASK_32(7, 4)
36992dba08SYann Gautier #define BOARD_ID_VARFG_SHIFT		4
37992dba08SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK_32(3, 0)
38992dba08SYann Gautier 
39992dba08SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
40992dba08SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
41992dba08SYann Gautier #define BOARD_ID2VARCPN(_id)		(((_id) & BOARD_ID_VARCPN_MASK) >> \
42992dba08SYann Gautier 					 BOARD_ID_VARCPN_SHIFT)
43992dba08SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
44992dba08SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
45992dba08SYann Gautier #define BOARD_ID2VARFG(_id)		(((_id) & BOARD_ID_VARFG_MASK) >> \
46992dba08SYann Gautier 					 BOARD_ID_VARFG_SHIFT)
47992dba08SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
48992dba08SYann Gautier 
49d8da13e5SYann Gautier #define BOOT_AUTH_MASK			GENMASK_32(23, 20)
50d8da13e5SYann Gautier #define BOOT_AUTH_SHIFT			20
51d8da13e5SYann Gautier #define BOOT_PART_MASK			GENMASK_32(19, 16)
52d8da13e5SYann Gautier #define BOOT_PART_SHIFT			16
53d8da13e5SYann Gautier #define BOOT_ITF_MASK			GENMASK_32(15, 12)
54d8da13e5SYann Gautier #define BOOT_ITF_SHIFT			12
55d8da13e5SYann Gautier #define BOOT_INST_MASK			GENMASK_32(11, 8)
56d8da13e5SYann Gautier #define BOOT_INST_SHIFT			8
57d8da13e5SYann Gautier 
58*b91c7f5eSYann Gautier /* Layout for fwu update information. */
59*b91c7f5eSYann Gautier #define FWU_INFO_IDX_MSK		GENMASK(3, 0)
60*b91c7f5eSYann Gautier #define FWU_INFO_IDX_OFF		U(0)
61*b91c7f5eSYann Gautier #define FWU_INFO_CNT_MSK		GENMASK(7, 4)
62*b91c7f5eSYann Gautier #define FWU_INFO_CNT_OFF		U(4)
63*b91c7f5eSYann Gautier 
6453612f72SYann Gautier static console_t console;
658ce89187SNicolas Le Bayon 
66c9d75b3cSYann Gautier uintptr_t plat_get_ns_image_entrypoint(void)
67c9d75b3cSYann Gautier {
68c9d75b3cSYann Gautier 	return BL33_BASE;
69c9d75b3cSYann Gautier }
70c9d75b3cSYann Gautier 
71c9d75b3cSYann Gautier unsigned int plat_get_syscnt_freq2(void)
72c9d75b3cSYann Gautier {
73c9d75b3cSYann Gautier 	return read_cntfrq_el0();
74c9d75b3cSYann Gautier }
75c9d75b3cSYann Gautier 
76c9d75b3cSYann Gautier static uintptr_t boot_ctx_address;
777e87ba25SYann Gautier static uint16_t boot_itf_selected;
78c9d75b3cSYann Gautier 
793f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address)
80c9d75b3cSYann Gautier {
817e87ba25SYann Gautier 	boot_api_context_t *boot_context = (boot_api_context_t *)address;
827e87ba25SYann Gautier 
83c9d75b3cSYann Gautier 	boot_ctx_address = address;
847e87ba25SYann Gautier 	boot_itf_selected = boot_context->boot_interface_selected;
85c9d75b3cSYann Gautier }
86c9d75b3cSYann Gautier 
873f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void)
88c9d75b3cSYann Gautier {
89c9d75b3cSYann Gautier 	return boot_ctx_address;
90c9d75b3cSYann Gautier }
91c9d75b3cSYann Gautier 
927e87ba25SYann Gautier uint16_t stm32mp_get_boot_itf_selected(void)
937e87ba25SYann Gautier {
947e87ba25SYann Gautier 	return boot_itf_selected;
957e87ba25SYann Gautier }
967e87ba25SYann Gautier 
977ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void)
987ae58c6bSYann Gautier {
99ade9ce03SYann Gautier 	return DDRCTRL_BASE;
1007ae58c6bSYann Gautier }
1017ae58c6bSYann Gautier 
1027ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void)
1037ae58c6bSYann Gautier {
104ade9ce03SYann Gautier 	return DDRPHYC_BASE;
1057ae58c6bSYann Gautier }
1067ae58c6bSYann Gautier 
1077ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void)
1087ae58c6bSYann Gautier {
109ade9ce03SYann Gautier 	return PWR_BASE;
1107ae58c6bSYann Gautier }
1117ae58c6bSYann Gautier 
1127ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void)
1137ae58c6bSYann Gautier {
114ade9ce03SYann Gautier 	return RCC_BASE;
1157ae58c6bSYann Gautier }
1167ae58c6bSYann Gautier 
117e463d3f4SYann Gautier bool stm32mp_lock_available(void)
118e463d3f4SYann Gautier {
119e463d3f4SYann Gautier 	const uint32_t c_m_bits = SCTLR_M_BIT | SCTLR_C_BIT;
120e463d3f4SYann Gautier 
121e463d3f4SYann Gautier 	/* The spinlocks are used only when MMU and data cache are enabled */
122dad71816SYann Gautier #ifdef __aarch64__
123dad71816SYann Gautier 	return (read_sctlr_el3() & c_m_bits) == c_m_bits;
124dad71816SYann Gautier #else
125e463d3f4SYann Gautier 	return (read_sctlr() & c_m_bits) == c_m_bits;
126dad71816SYann Gautier #endif
127e463d3f4SYann Gautier }
128e463d3f4SYann Gautier 
12984686ba3SYann Gautier int stm32mp_map_ddr_non_cacheable(void)
13084686ba3SYann Gautier {
13184686ba3SYann Gautier 	return  mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
13284686ba3SYann Gautier 					STM32MP_DDR_MAX_SIZE,
133c1ad41fbSYann Gautier 					MT_NON_CACHEABLE | MT_RW | MT_SECURE);
13484686ba3SYann Gautier }
13584686ba3SYann Gautier 
13684686ba3SYann Gautier int stm32mp_unmap_ddr(void)
13784686ba3SYann Gautier {
13884686ba3SYann Gautier 	return  mmap_remove_dynamic_region(STM32MP_DDR_BASE,
13984686ba3SYann Gautier 					   STM32MP_DDR_MAX_SIZE);
14084686ba3SYann Gautier }
1413d201787SYann Gautier 
142ae3ce8b2SLionel Debieve int stm32_get_otp_index(const char *otp_name, uint32_t *otp_idx,
143ae3ce8b2SLionel Debieve 			uint32_t *otp_len)
144ae3ce8b2SLionel Debieve {
145ae3ce8b2SLionel Debieve 	assert(otp_name != NULL);
146ae3ce8b2SLionel Debieve 	assert(otp_idx != NULL);
147ae3ce8b2SLionel Debieve 
148ae3ce8b2SLionel Debieve 	return dt_find_otp_name(otp_name, otp_idx, otp_len);
149ae3ce8b2SLionel Debieve }
150ae3ce8b2SLionel Debieve 
151ae3ce8b2SLionel Debieve int stm32_get_otp_value(const char *otp_name, uint32_t *otp_val)
152ae3ce8b2SLionel Debieve {
153ae3ce8b2SLionel Debieve 	uint32_t otp_idx;
154ae3ce8b2SLionel Debieve 
155ae3ce8b2SLionel Debieve 	assert(otp_name != NULL);
156ae3ce8b2SLionel Debieve 	assert(otp_val != NULL);
157ae3ce8b2SLionel Debieve 
158ae3ce8b2SLionel Debieve 	if (stm32_get_otp_index(otp_name, &otp_idx, NULL) != 0) {
159ae3ce8b2SLionel Debieve 		return -1;
160ae3ce8b2SLionel Debieve 	}
161ae3ce8b2SLionel Debieve 
162ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value_from_idx(otp_idx, otp_val) != 0) {
163ae3ce8b2SLionel Debieve 		ERROR("BSEC: %s Read Error\n", otp_name);
164ae3ce8b2SLionel Debieve 		return -1;
165ae3ce8b2SLionel Debieve 	}
166ae3ce8b2SLionel Debieve 
167ae3ce8b2SLionel Debieve 	return 0;
168ae3ce8b2SLionel Debieve }
169ae3ce8b2SLionel Debieve 
170ae3ce8b2SLionel Debieve int stm32_get_otp_value_from_idx(const uint32_t otp_idx, uint32_t *otp_val)
171ae3ce8b2SLionel Debieve {
172ae3ce8b2SLionel Debieve 	uint32_t ret = BSEC_NOT_SUPPORTED;
173ae3ce8b2SLionel Debieve 
174ae3ce8b2SLionel Debieve 	assert(otp_val != NULL);
175ae3ce8b2SLionel Debieve 
176ae3ce8b2SLionel Debieve #if defined(IMAGE_BL2)
1773007c728SYann Gautier 	ret = stm32_otp_shadow_read(otp_val, otp_idx);
178189db948SYann Gautier #elif defined(IMAGE_BL31) || defined(IMAGE_BL32)
1793007c728SYann Gautier 	ret = stm32_otp_read(otp_val, otp_idx);
180ae3ce8b2SLionel Debieve #else
181ae3ce8b2SLionel Debieve #error "Not supported"
182ae3ce8b2SLionel Debieve #endif
183ae3ce8b2SLionel Debieve 	if (ret != BSEC_OK) {
184ae3ce8b2SLionel Debieve 		ERROR("BSEC: idx=%u Read Error\n", otp_idx);
185ae3ce8b2SLionel Debieve 		return -1;
186ae3ce8b2SLionel Debieve 	}
187ae3ce8b2SLionel Debieve 
188ae3ce8b2SLionel Debieve 	return 0;
189ae3ce8b2SLionel Debieve }
190ae3ce8b2SLionel Debieve 
191aafff043SYann Gautier #if  defined(IMAGE_BL2)
19253612f72SYann Gautier static void reset_uart(uint32_t reset)
19353612f72SYann Gautier {
19453612f72SYann Gautier 	int ret;
19553612f72SYann Gautier 
19653612f72SYann Gautier 	ret = stm32mp_reset_assert(reset, RESET_TIMEOUT_US_1MS);
19753612f72SYann Gautier 	if (ret != 0) {
19853612f72SYann Gautier 		panic();
19953612f72SYann Gautier 	}
20053612f72SYann Gautier 
20153612f72SYann Gautier 	udelay(2);
20253612f72SYann Gautier 
20353612f72SYann Gautier 	ret = stm32mp_reset_deassert(reset, RESET_TIMEOUT_US_1MS);
20453612f72SYann Gautier 	if (ret != 0) {
20553612f72SYann Gautier 		panic();
20653612f72SYann Gautier 	}
20753612f72SYann Gautier 
20853612f72SYann Gautier 	mdelay(1);
20953612f72SYann Gautier }
210aafff043SYann Gautier #endif
21153612f72SYann Gautier 
212c768b2b2SYann Gautier static void set_console(uintptr_t base, uint32_t clk_rate)
213c768b2b2SYann Gautier {
214c768b2b2SYann Gautier 	unsigned int console_flags;
215c768b2b2SYann Gautier 
216c768b2b2SYann Gautier 	if (console_stm32_register(base, clk_rate,
21799887cb9SYann Gautier 				   (uint32_t)STM32MP_UART_BAUDRATE, &console) == 0) {
218c768b2b2SYann Gautier 		panic();
219c768b2b2SYann Gautier 	}
220c768b2b2SYann Gautier 
221c768b2b2SYann Gautier 	console_flags = CONSOLE_FLAG_BOOT | CONSOLE_FLAG_CRASH |
222c768b2b2SYann Gautier 			CONSOLE_FLAG_TRANSLATE_CRLF;
223c768b2b2SYann Gautier #if !defined(IMAGE_BL2) && defined(DEBUG)
224c768b2b2SYann Gautier 	console_flags |= CONSOLE_FLAG_RUNTIME;
225c768b2b2SYann Gautier #endif
226c768b2b2SYann Gautier 
227c768b2b2SYann Gautier 	console_set_scope(&console, console_flags);
228c768b2b2SYann Gautier }
229c768b2b2SYann Gautier 
23053612f72SYann Gautier int stm32mp_uart_console_setup(void)
23153612f72SYann Gautier {
23253612f72SYann Gautier 	struct dt_node_info dt_uart_info;
2339e52d45fSYann Gautier 	uint32_t clk_rate = 0U;
23453612f72SYann Gautier 	int result;
235acf28c26SYann Gautier 	uint32_t boot_itf __unused;
236acf28c26SYann Gautier 	uint32_t boot_instance __unused;
23753612f72SYann Gautier 
23853612f72SYann Gautier 	result = dt_get_stdout_uart_info(&dt_uart_info);
23953612f72SYann Gautier 
24053612f72SYann Gautier 	if ((result <= 0) ||
2419e52d45fSYann Gautier 	    (dt_uart_info.status == DT_DISABLED)) {
2429e52d45fSYann Gautier 		return -ENODEV;
2439e52d45fSYann Gautier 	}
2449e52d45fSYann Gautier 
2459e52d45fSYann Gautier #if defined(IMAGE_BL2)
2469e52d45fSYann Gautier 	if ((dt_uart_info.clock < 0) ||
24753612f72SYann Gautier 	    (dt_uart_info.reset < 0)) {
24853612f72SYann Gautier 		return -ENODEV;
24953612f72SYann Gautier 	}
2509e52d45fSYann Gautier #endif
25153612f72SYann Gautier 
252acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
253acf28c26SYann Gautier 	stm32_get_boot_interface(&boot_itf, &boot_instance);
254acf28c26SYann Gautier 
255acf28c26SYann Gautier 	if ((boot_itf == BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) &&
256acf28c26SYann Gautier 	    (get_uart_address(boot_instance) == dt_uart_info.base)) {
257acf28c26SYann Gautier 		return -EACCES;
258acf28c26SYann Gautier 	}
259acf28c26SYann Gautier #endif
260acf28c26SYann Gautier 
261aafff043SYann Gautier #if defined(IMAGE_BL2)
26253612f72SYann Gautier 	if (dt_set_stdout_pinctrl() != 0) {
26353612f72SYann Gautier 		return -ENODEV;
26453612f72SYann Gautier 	}
26553612f72SYann Gautier 
26633667d29SYann Gautier 	clk_enable((unsigned long)dt_uart_info.clock);
26753612f72SYann Gautier 
26853612f72SYann Gautier 	reset_uart((uint32_t)dt_uart_info.reset);
26953612f72SYann Gautier 
27033667d29SYann Gautier 	clk_rate = clk_get_rate((unsigned long)dt_uart_info.clock);
2719e52d45fSYann Gautier #endif
27253612f72SYann Gautier 
273c768b2b2SYann Gautier 	set_console(dt_uart_info.base, clk_rate);
27453612f72SYann Gautier 
27553612f72SYann Gautier 	return 0;
27653612f72SYann Gautier }
27753612f72SYann Gautier 
27894cad75aSYann Gautier #if EARLY_CONSOLE
27994cad75aSYann Gautier void plat_setup_early_console(void)
280c768b2b2SYann Gautier {
2815223d880SYann Gautier #if defined(IMAGE_BL2) || STM32MP_RECONFIGURE_CONSOLE
282c768b2b2SYann Gautier 	plat_crash_console_init();
2835223d880SYann Gautier #endif
284c768b2b2SYann Gautier 	set_console(STM32MP_DEBUG_USART_BASE, STM32MP_DEBUG_USART_CLK_FRQ);
28500606df0SYann Gautier 	NOTICE("Early console setup\n");
286c768b2b2SYann Gautier }
28794cad75aSYann Gautier #endif /* EARLY_CONSOLE */
288c768b2b2SYann Gautier 
2893d201787SYann Gautier /*****************************************************************************
2903d201787SYann Gautier  * plat_is_smccc_feature_available() - This function checks whether SMCCC
2913d201787SYann Gautier  *                                     feature is availabile for platform.
2923d201787SYann Gautier  * @fid: SMCCC function id
2933d201787SYann Gautier  *
2943d201787SYann Gautier  * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
2953d201787SYann Gautier  * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
2963d201787SYann Gautier  *****************************************************************************/
2973d201787SYann Gautier int32_t plat_is_smccc_feature_available(u_register_t fid)
2983d201787SYann Gautier {
2993d201787SYann Gautier 	switch (fid) {
3003d201787SYann Gautier 	case SMCCC_ARCH_SOC_ID:
3013d201787SYann Gautier 		return SMC_ARCH_CALL_SUCCESS;
3023d201787SYann Gautier 	default:
3033d201787SYann Gautier 		return SMC_ARCH_CALL_NOT_SUPPORTED;
3043d201787SYann Gautier 	}
3053d201787SYann Gautier }
3063d201787SYann Gautier 
3073d201787SYann Gautier /* Get SOC version */
3083d201787SYann Gautier int32_t plat_get_soc_version(void)
3093d201787SYann Gautier {
3103d201787SYann Gautier 	uint32_t chip_id = stm32mp_get_chip_dev_id();
3113d201787SYann Gautier 	uint32_t manfid = SOC_ID_SET_JEP_106(JEDEC_ST_BKID, JEDEC_ST_MFID);
3123d201787SYann Gautier 
3133d201787SYann Gautier 	return (int32_t)(manfid | (chip_id & SOC_ID_IMPL_DEF_MASK));
3143d201787SYann Gautier }
3153d201787SYann Gautier 
3163d201787SYann Gautier /* Get SOC revision */
3173d201787SYann Gautier int32_t plat_get_soc_revision(void)
3183d201787SYann Gautier {
3193d201787SYann Gautier 	return (int32_t)(stm32mp_get_chip_version() & SOC_ID_REV_MASK);
3203d201787SYann Gautier }
321d8da13e5SYann Gautier 
322992dba08SYann Gautier void stm32_display_board_info(uint32_t board_id)
323992dba08SYann Gautier {
324992dba08SYann Gautier 	char rev[2];
325992dba08SYann Gautier 
326992dba08SYann Gautier 	rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
327992dba08SYann Gautier 	rev[1] = '\0';
328992dba08SYann Gautier 	NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n",
329992dba08SYann Gautier 	       BOARD_ID2NB(board_id),
330992dba08SYann Gautier 	       BOARD_ID2VARCPN(board_id),
331992dba08SYann Gautier 	       BOARD_ID2VARFG(board_id),
332992dba08SYann Gautier 	       rev,
333992dba08SYann Gautier 	       BOARD_ID2BOM(board_id));
334992dba08SYann Gautier }
335992dba08SYann Gautier 
336d8da13e5SYann Gautier void stm32_save_boot_info(boot_api_context_t *boot_context)
337d8da13e5SYann Gautier {
338d8da13e5SYann Gautier 	uint32_t auth_status;
339d8da13e5SYann Gautier 
340d8da13e5SYann Gautier 	assert(boot_context->boot_interface_instance <= (BOOT_INST_MASK >> BOOT_INST_SHIFT));
341d8da13e5SYann Gautier 	assert(boot_context->boot_interface_selected <= (BOOT_ITF_MASK >> BOOT_ITF_SHIFT));
342d8da13e5SYann Gautier 	assert(boot_context->boot_partition_used_toboot <= (BOOT_PART_MASK >> BOOT_PART_SHIFT));
343d8da13e5SYann Gautier 
344d8da13e5SYann Gautier 	switch (boot_context->auth_status) {
345d8da13e5SYann Gautier 	case BOOT_API_CTX_AUTH_NO:
346d8da13e5SYann Gautier 		auth_status = 0x0U;
347d8da13e5SYann Gautier 		break;
348d8da13e5SYann Gautier 
349d8da13e5SYann Gautier 	case BOOT_API_CTX_AUTH_SUCCESS:
350d8da13e5SYann Gautier 		auth_status = 0x2U;
351d8da13e5SYann Gautier 		break;
352d8da13e5SYann Gautier 
353d8da13e5SYann Gautier 	case BOOT_API_CTX_AUTH_FAILED:
354d8da13e5SYann Gautier 	default:
355d8da13e5SYann Gautier 		auth_status = 0x1U;
356d8da13e5SYann Gautier 		break;
357d8da13e5SYann Gautier 	}
358d8da13e5SYann Gautier 
359d8da13e5SYann Gautier 	clk_enable(TAMP_BKP_REG_CLK);
360d8da13e5SYann Gautier 
361d8da13e5SYann Gautier 	mmio_clrsetbits_32(stm32_get_bkpr_boot_mode_addr(),
362d8da13e5SYann Gautier 			   BOOT_ITF_MASK | BOOT_INST_MASK | BOOT_PART_MASK | BOOT_AUTH_MASK,
363d8da13e5SYann Gautier 			   (boot_context->boot_interface_instance << BOOT_INST_SHIFT) |
364d8da13e5SYann Gautier 			   (boot_context->boot_interface_selected << BOOT_ITF_SHIFT) |
365d8da13e5SYann Gautier 			   (boot_context->boot_partition_used_toboot << BOOT_PART_SHIFT) |
366d8da13e5SYann Gautier 			   (auth_status << BOOT_AUTH_SHIFT));
367d8da13e5SYann Gautier 
368d8da13e5SYann Gautier 	clk_disable(TAMP_BKP_REG_CLK);
369d8da13e5SYann Gautier }
370d8da13e5SYann Gautier 
371d8da13e5SYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance)
372d8da13e5SYann Gautier {
373d8da13e5SYann Gautier 	static uint32_t itf;
374d8da13e5SYann Gautier 
375d8da13e5SYann Gautier 	if (itf == 0U) {
376d8da13e5SYann Gautier 		clk_enable(TAMP_BKP_REG_CLK);
377d8da13e5SYann Gautier 
378d8da13e5SYann Gautier 		itf = mmio_read_32(stm32_get_bkpr_boot_mode_addr()) &
379d8da13e5SYann Gautier 		      (BOOT_ITF_MASK | BOOT_INST_MASK);
380d8da13e5SYann Gautier 
381d8da13e5SYann Gautier 		clk_disable(TAMP_BKP_REG_CLK);
382d8da13e5SYann Gautier 	}
383d8da13e5SYann Gautier 
384d8da13e5SYann Gautier 	*interface = (itf & BOOT_ITF_MASK) >> BOOT_ITF_SHIFT;
385d8da13e5SYann Gautier 	*instance = (itf & BOOT_INST_MASK) >> BOOT_INST_SHIFT;
386d8da13e5SYann Gautier }
387*b91c7f5eSYann Gautier 
388*b91c7f5eSYann Gautier #if PSA_FWU_SUPPORT
389*b91c7f5eSYann Gautier void stm32_fwu_set_boot_idx(void)
390*b91c7f5eSYann Gautier {
391*b91c7f5eSYann Gautier 	clk_enable(TAMP_BKP_REG_CLK);
392*b91c7f5eSYann Gautier 	mmio_clrsetbits_32(stm32_get_bkpr_fwu_info_addr(),
393*b91c7f5eSYann Gautier 			   FWU_INFO_IDX_MSK,
394*b91c7f5eSYann Gautier 			   (plat_fwu_get_boot_idx() << FWU_INFO_IDX_OFF) &
395*b91c7f5eSYann Gautier 			   FWU_INFO_IDX_MSK);
396*b91c7f5eSYann Gautier 	clk_disable(TAMP_BKP_REG_CLK);
397*b91c7f5eSYann Gautier }
398*b91c7f5eSYann Gautier 
399*b91c7f5eSYann Gautier uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void)
400*b91c7f5eSYann Gautier {
401*b91c7f5eSYann Gautier 	uintptr_t bkpr_fwu_cnt = stm32_get_bkpr_fwu_info_addr();
402*b91c7f5eSYann Gautier 	uint32_t try_cnt;
403*b91c7f5eSYann Gautier 
404*b91c7f5eSYann Gautier 	clk_enable(TAMP_BKP_REG_CLK);
405*b91c7f5eSYann Gautier 	try_cnt = (mmio_read_32(bkpr_fwu_cnt) & FWU_INFO_CNT_MSK) >> FWU_INFO_CNT_OFF;
406*b91c7f5eSYann Gautier 
407*b91c7f5eSYann Gautier 	assert(try_cnt <= FWU_MAX_TRIAL_REBOOT);
408*b91c7f5eSYann Gautier 
409*b91c7f5eSYann Gautier 	if (try_cnt != 0U) {
410*b91c7f5eSYann Gautier 		mmio_clrsetbits_32(bkpr_fwu_cnt, FWU_INFO_CNT_MSK,
411*b91c7f5eSYann Gautier 				   (try_cnt - 1U) << FWU_INFO_CNT_OFF);
412*b91c7f5eSYann Gautier 	}
413*b91c7f5eSYann Gautier 	clk_disable(TAMP_BKP_REG_CLK);
414*b91c7f5eSYann Gautier 
415*b91c7f5eSYann Gautier 	return try_cnt;
416*b91c7f5eSYann Gautier }
417*b91c7f5eSYann Gautier 
418*b91c7f5eSYann Gautier void stm32_set_max_fwu_trial_boot_cnt(void)
419*b91c7f5eSYann Gautier {
420*b91c7f5eSYann Gautier 	uintptr_t bkpr_fwu_cnt = stm32_get_bkpr_fwu_info_addr();
421*b91c7f5eSYann Gautier 
422*b91c7f5eSYann Gautier 	clk_enable(TAMP_BKP_REG_CLK);
423*b91c7f5eSYann Gautier 	mmio_clrsetbits_32(bkpr_fwu_cnt, FWU_INFO_CNT_MSK,
424*b91c7f5eSYann Gautier 			   (FWU_MAX_TRIAL_REBOOT << FWU_INFO_CNT_OFF) & FWU_INFO_CNT_MSK);
425*b91c7f5eSYann Gautier 	clk_disable(TAMP_BKP_REG_CLK);
426*b91c7f5eSYann Gautier }
427*b91c7f5eSYann Gautier 
428*b91c7f5eSYann Gautier void stm32_clear_fwu_trial_boot_cnt(void)
429*b91c7f5eSYann Gautier {
430*b91c7f5eSYann Gautier 	uintptr_t bkpr_fwu_cnt = stm32_get_bkpr_fwu_info_addr();
431*b91c7f5eSYann Gautier 
432*b91c7f5eSYann Gautier 	clk_enable(TAMP_BKP_REG_CLK);
433*b91c7f5eSYann Gautier 	mmio_clrbits_32(bkpr_fwu_cnt, FWU_INFO_CNT_MSK);
434*b91c7f5eSYann Gautier 	clk_disable(TAMP_BKP_REG_CLK);
435*b91c7f5eSYann Gautier }
436*b91c7f5eSYann Gautier #endif /* PSA_FWU_SUPPORT */
437