xref: /rk3399_ARM-atf/plat/st/common/stm32mp_common.c (revision 992dba08f197f3dbe675aa718e2bc0b56f9e097d)
1c9d75b3cSYann Gautier /*
2d8da13e5SYann Gautier  * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
7c9d75b3cSYann Gautier #include <assert.h>
81e919529SYann Gautier #include <errno.h>
9c9d75b3cSYann Gautier 
10c9d75b3cSYann Gautier #include <arch_helpers.h>
11c9d75b3cSYann Gautier #include <common/debug.h>
1233667d29SYann Gautier #include <drivers/clk.h>
1353612f72SYann Gautier #include <drivers/delay_timer.h>
1453612f72SYann Gautier #include <drivers/st/stm32_console.h>
157ae58c6bSYann Gautier #include <drivers/st/stm32mp_clkfunc.h>
1653612f72SYann Gautier #include <drivers/st/stm32mp_reset.h>
17d8da13e5SYann Gautier #include <lib/mmio.h>
183d201787SYann Gautier #include <lib/smccc.h>
1984686ba3SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
20c9d75b3cSYann Gautier #include <plat/common/platform.h>
213d201787SYann Gautier #include <services/arm_arch_svc.h>
22c9d75b3cSYann Gautier 
2353612f72SYann Gautier #include <platform_def.h>
2453612f72SYann Gautier 
258ce89187SNicolas Le Bayon #define HEADER_VERSION_MAJOR_MASK	GENMASK(23, 16)
2653612f72SYann Gautier #define RESET_TIMEOUT_US_1MS		1000U
2753612f72SYann Gautier 
28*992dba08SYann Gautier /* Internal layout of the 32bit OTP word board_id */
29*992dba08SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK_32(31, 16)
30*992dba08SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
31*992dba08SYann Gautier #define BOARD_ID_VARCPN_MASK		GENMASK_32(15, 12)
32*992dba08SYann Gautier #define BOARD_ID_VARCPN_SHIFT		12
33*992dba08SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK_32(11, 8)
34*992dba08SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
35*992dba08SYann Gautier #define BOARD_ID_VARFG_MASK		GENMASK_32(7, 4)
36*992dba08SYann Gautier #define BOARD_ID_VARFG_SHIFT		4
37*992dba08SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK_32(3, 0)
38*992dba08SYann Gautier 
39*992dba08SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
40*992dba08SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
41*992dba08SYann Gautier #define BOARD_ID2VARCPN(_id)		(((_id) & BOARD_ID_VARCPN_MASK) >> \
42*992dba08SYann Gautier 					 BOARD_ID_VARCPN_SHIFT)
43*992dba08SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
44*992dba08SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
45*992dba08SYann Gautier #define BOARD_ID2VARFG(_id)		(((_id) & BOARD_ID_VARFG_MASK) >> \
46*992dba08SYann Gautier 					 BOARD_ID_VARFG_SHIFT)
47*992dba08SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
48*992dba08SYann Gautier 
49d8da13e5SYann Gautier #define BOOT_AUTH_MASK			GENMASK_32(23, 20)
50d8da13e5SYann Gautier #define BOOT_AUTH_SHIFT			20
51d8da13e5SYann Gautier #define BOOT_PART_MASK			GENMASK_32(19, 16)
52d8da13e5SYann Gautier #define BOOT_PART_SHIFT			16
53d8da13e5SYann Gautier #define BOOT_ITF_MASK			GENMASK_32(15, 12)
54d8da13e5SYann Gautier #define BOOT_ITF_SHIFT			12
55d8da13e5SYann Gautier #define BOOT_INST_MASK			GENMASK_32(11, 8)
56d8da13e5SYann Gautier #define BOOT_INST_SHIFT			8
57d8da13e5SYann Gautier 
5853612f72SYann Gautier static console_t console;
598ce89187SNicolas Le Bayon 
60c9d75b3cSYann Gautier uintptr_t plat_get_ns_image_entrypoint(void)
61c9d75b3cSYann Gautier {
62c9d75b3cSYann Gautier 	return BL33_BASE;
63c9d75b3cSYann Gautier }
64c9d75b3cSYann Gautier 
65c9d75b3cSYann Gautier unsigned int plat_get_syscnt_freq2(void)
66c9d75b3cSYann Gautier {
67c9d75b3cSYann Gautier 	return read_cntfrq_el0();
68c9d75b3cSYann Gautier }
69c9d75b3cSYann Gautier 
70c9d75b3cSYann Gautier static uintptr_t boot_ctx_address;
717e87ba25SYann Gautier static uint16_t boot_itf_selected;
72c9d75b3cSYann Gautier 
733f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address)
74c9d75b3cSYann Gautier {
757e87ba25SYann Gautier 	boot_api_context_t *boot_context = (boot_api_context_t *)address;
767e87ba25SYann Gautier 
77c9d75b3cSYann Gautier 	boot_ctx_address = address;
787e87ba25SYann Gautier 	boot_itf_selected = boot_context->boot_interface_selected;
79c9d75b3cSYann Gautier }
80c9d75b3cSYann Gautier 
813f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void)
82c9d75b3cSYann Gautier {
83c9d75b3cSYann Gautier 	return boot_ctx_address;
84c9d75b3cSYann Gautier }
85c9d75b3cSYann Gautier 
867e87ba25SYann Gautier uint16_t stm32mp_get_boot_itf_selected(void)
877e87ba25SYann Gautier {
887e87ba25SYann Gautier 	return boot_itf_selected;
897e87ba25SYann Gautier }
907e87ba25SYann Gautier 
917ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void)
927ae58c6bSYann Gautier {
93ade9ce03SYann Gautier 	return DDRCTRL_BASE;
947ae58c6bSYann Gautier }
957ae58c6bSYann Gautier 
967ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void)
977ae58c6bSYann Gautier {
98ade9ce03SYann Gautier 	return DDRPHYC_BASE;
997ae58c6bSYann Gautier }
1007ae58c6bSYann Gautier 
1017ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void)
1027ae58c6bSYann Gautier {
103ade9ce03SYann Gautier 	return PWR_BASE;
1047ae58c6bSYann Gautier }
1057ae58c6bSYann Gautier 
1067ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void)
1077ae58c6bSYann Gautier {
108ade9ce03SYann Gautier 	return RCC_BASE;
1097ae58c6bSYann Gautier }
1107ae58c6bSYann Gautier 
111e463d3f4SYann Gautier bool stm32mp_lock_available(void)
112e463d3f4SYann Gautier {
113e463d3f4SYann Gautier 	const uint32_t c_m_bits = SCTLR_M_BIT | SCTLR_C_BIT;
114e463d3f4SYann Gautier 
115e463d3f4SYann Gautier 	/* The spinlocks are used only when MMU and data cache are enabled */
116e463d3f4SYann Gautier 	return (read_sctlr() & c_m_bits) == c_m_bits;
117e463d3f4SYann Gautier }
118e463d3f4SYann Gautier 
11984686ba3SYann Gautier int stm32mp_map_ddr_non_cacheable(void)
12084686ba3SYann Gautier {
12184686ba3SYann Gautier 	return  mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
12284686ba3SYann Gautier 					STM32MP_DDR_MAX_SIZE,
123c1ad41fbSYann Gautier 					MT_NON_CACHEABLE | MT_RW | MT_SECURE);
12484686ba3SYann Gautier }
12584686ba3SYann Gautier 
12684686ba3SYann Gautier int stm32mp_unmap_ddr(void)
12784686ba3SYann Gautier {
12884686ba3SYann Gautier 	return  mmap_remove_dynamic_region(STM32MP_DDR_BASE,
12984686ba3SYann Gautier 					   STM32MP_DDR_MAX_SIZE);
13084686ba3SYann Gautier }
1313d201787SYann Gautier 
132ae3ce8b2SLionel Debieve int stm32_get_otp_index(const char *otp_name, uint32_t *otp_idx,
133ae3ce8b2SLionel Debieve 			uint32_t *otp_len)
134ae3ce8b2SLionel Debieve {
135ae3ce8b2SLionel Debieve 	assert(otp_name != NULL);
136ae3ce8b2SLionel Debieve 	assert(otp_idx != NULL);
137ae3ce8b2SLionel Debieve 
138ae3ce8b2SLionel Debieve 	return dt_find_otp_name(otp_name, otp_idx, otp_len);
139ae3ce8b2SLionel Debieve }
140ae3ce8b2SLionel Debieve 
141ae3ce8b2SLionel Debieve int stm32_get_otp_value(const char *otp_name, uint32_t *otp_val)
142ae3ce8b2SLionel Debieve {
143ae3ce8b2SLionel Debieve 	uint32_t otp_idx;
144ae3ce8b2SLionel Debieve 
145ae3ce8b2SLionel Debieve 	assert(otp_name != NULL);
146ae3ce8b2SLionel Debieve 	assert(otp_val != NULL);
147ae3ce8b2SLionel Debieve 
148ae3ce8b2SLionel Debieve 	if (stm32_get_otp_index(otp_name, &otp_idx, NULL) != 0) {
149ae3ce8b2SLionel Debieve 		return -1;
150ae3ce8b2SLionel Debieve 	}
151ae3ce8b2SLionel Debieve 
152ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value_from_idx(otp_idx, otp_val) != 0) {
153ae3ce8b2SLionel Debieve 		ERROR("BSEC: %s Read Error\n", otp_name);
154ae3ce8b2SLionel Debieve 		return -1;
155ae3ce8b2SLionel Debieve 	}
156ae3ce8b2SLionel Debieve 
157ae3ce8b2SLionel Debieve 	return 0;
158ae3ce8b2SLionel Debieve }
159ae3ce8b2SLionel Debieve 
160ae3ce8b2SLionel Debieve int stm32_get_otp_value_from_idx(const uint32_t otp_idx, uint32_t *otp_val)
161ae3ce8b2SLionel Debieve {
162ae3ce8b2SLionel Debieve 	uint32_t ret = BSEC_NOT_SUPPORTED;
163ae3ce8b2SLionel Debieve 
164ae3ce8b2SLionel Debieve 	assert(otp_val != NULL);
165ae3ce8b2SLionel Debieve 
166ae3ce8b2SLionel Debieve #if defined(IMAGE_BL2)
167ae3ce8b2SLionel Debieve 	ret = bsec_shadow_read_otp(otp_val, otp_idx);
168ae3ce8b2SLionel Debieve #elif defined(IMAGE_BL32)
169ae3ce8b2SLionel Debieve 	ret = bsec_read_otp(otp_val, otp_idx);
170ae3ce8b2SLionel Debieve #else
171ae3ce8b2SLionel Debieve #error "Not supported"
172ae3ce8b2SLionel Debieve #endif
173ae3ce8b2SLionel Debieve 	if (ret != BSEC_OK) {
174ae3ce8b2SLionel Debieve 		ERROR("BSEC: idx=%u Read Error\n", otp_idx);
175ae3ce8b2SLionel Debieve 		return -1;
176ae3ce8b2SLionel Debieve 	}
177ae3ce8b2SLionel Debieve 
178ae3ce8b2SLionel Debieve 	return 0;
179ae3ce8b2SLionel Debieve }
180ae3ce8b2SLionel Debieve 
181aafff043SYann Gautier #if  defined(IMAGE_BL2)
18253612f72SYann Gautier static void reset_uart(uint32_t reset)
18353612f72SYann Gautier {
18453612f72SYann Gautier 	int ret;
18553612f72SYann Gautier 
18653612f72SYann Gautier 	ret = stm32mp_reset_assert(reset, RESET_TIMEOUT_US_1MS);
18753612f72SYann Gautier 	if (ret != 0) {
18853612f72SYann Gautier 		panic();
18953612f72SYann Gautier 	}
19053612f72SYann Gautier 
19153612f72SYann Gautier 	udelay(2);
19253612f72SYann Gautier 
19353612f72SYann Gautier 	ret = stm32mp_reset_deassert(reset, RESET_TIMEOUT_US_1MS);
19453612f72SYann Gautier 	if (ret != 0) {
19553612f72SYann Gautier 		panic();
19653612f72SYann Gautier 	}
19753612f72SYann Gautier 
19853612f72SYann Gautier 	mdelay(1);
19953612f72SYann Gautier }
200aafff043SYann Gautier #endif
20153612f72SYann Gautier 
202c768b2b2SYann Gautier static void set_console(uintptr_t base, uint32_t clk_rate)
203c768b2b2SYann Gautier {
204c768b2b2SYann Gautier 	unsigned int console_flags;
205c768b2b2SYann Gautier 
206c768b2b2SYann Gautier 	if (console_stm32_register(base, clk_rate,
20799887cb9SYann Gautier 				   (uint32_t)STM32MP_UART_BAUDRATE, &console) == 0) {
208c768b2b2SYann Gautier 		panic();
209c768b2b2SYann Gautier 	}
210c768b2b2SYann Gautier 
211c768b2b2SYann Gautier 	console_flags = CONSOLE_FLAG_BOOT | CONSOLE_FLAG_CRASH |
212c768b2b2SYann Gautier 			CONSOLE_FLAG_TRANSLATE_CRLF;
213c768b2b2SYann Gautier #if !defined(IMAGE_BL2) && defined(DEBUG)
214c768b2b2SYann Gautier 	console_flags |= CONSOLE_FLAG_RUNTIME;
215c768b2b2SYann Gautier #endif
216c768b2b2SYann Gautier 
217c768b2b2SYann Gautier 	console_set_scope(&console, console_flags);
218c768b2b2SYann Gautier }
219c768b2b2SYann Gautier 
22053612f72SYann Gautier int stm32mp_uart_console_setup(void)
22153612f72SYann Gautier {
22253612f72SYann Gautier 	struct dt_node_info dt_uart_info;
2239e52d45fSYann Gautier 	uint32_t clk_rate = 0U;
22453612f72SYann Gautier 	int result;
225acf28c26SYann Gautier 	uint32_t boot_itf __unused;
226acf28c26SYann Gautier 	uint32_t boot_instance __unused;
22753612f72SYann Gautier 
22853612f72SYann Gautier 	result = dt_get_stdout_uart_info(&dt_uart_info);
22953612f72SYann Gautier 
23053612f72SYann Gautier 	if ((result <= 0) ||
2319e52d45fSYann Gautier 	    (dt_uart_info.status == DT_DISABLED)) {
2329e52d45fSYann Gautier 		return -ENODEV;
2339e52d45fSYann Gautier 	}
2349e52d45fSYann Gautier 
2359e52d45fSYann Gautier #if defined(IMAGE_BL2)
2369e52d45fSYann Gautier 	if ((dt_uart_info.clock < 0) ||
23753612f72SYann Gautier 	    (dt_uart_info.reset < 0)) {
23853612f72SYann Gautier 		return -ENODEV;
23953612f72SYann Gautier 	}
2409e52d45fSYann Gautier #endif
24153612f72SYann Gautier 
242acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
243acf28c26SYann Gautier 	stm32_get_boot_interface(&boot_itf, &boot_instance);
244acf28c26SYann Gautier 
245acf28c26SYann Gautier 	if ((boot_itf == BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) &&
246acf28c26SYann Gautier 	    (get_uart_address(boot_instance) == dt_uart_info.base)) {
247acf28c26SYann Gautier 		return -EACCES;
248acf28c26SYann Gautier 	}
249acf28c26SYann Gautier #endif
250acf28c26SYann Gautier 
251aafff043SYann Gautier #if defined(IMAGE_BL2)
25253612f72SYann Gautier 	if (dt_set_stdout_pinctrl() != 0) {
25353612f72SYann Gautier 		return -ENODEV;
25453612f72SYann Gautier 	}
25553612f72SYann Gautier 
25633667d29SYann Gautier 	clk_enable((unsigned long)dt_uart_info.clock);
25753612f72SYann Gautier 
25853612f72SYann Gautier 	reset_uart((uint32_t)dt_uart_info.reset);
25953612f72SYann Gautier 
26033667d29SYann Gautier 	clk_rate = clk_get_rate((unsigned long)dt_uart_info.clock);
2619e52d45fSYann Gautier #endif
26253612f72SYann Gautier 
263c768b2b2SYann Gautier 	set_console(dt_uart_info.base, clk_rate);
26453612f72SYann Gautier 
26553612f72SYann Gautier 	return 0;
26653612f72SYann Gautier }
26753612f72SYann Gautier 
268c768b2b2SYann Gautier #if STM32MP_EARLY_CONSOLE
269c768b2b2SYann Gautier void stm32mp_setup_early_console(void)
270c768b2b2SYann Gautier {
2715223d880SYann Gautier #if defined(IMAGE_BL2) || STM32MP_RECONFIGURE_CONSOLE
272c768b2b2SYann Gautier 	plat_crash_console_init();
2735223d880SYann Gautier #endif
274c768b2b2SYann Gautier 	set_console(STM32MP_DEBUG_USART_BASE, STM32MP_DEBUG_USART_CLK_FRQ);
27500606df0SYann Gautier 	NOTICE("Early console setup\n");
276c768b2b2SYann Gautier }
277c768b2b2SYann Gautier #endif /* STM32MP_EARLY_CONSOLE */
278c768b2b2SYann Gautier 
2793d201787SYann Gautier /*****************************************************************************
2803d201787SYann Gautier  * plat_is_smccc_feature_available() - This function checks whether SMCCC
2813d201787SYann Gautier  *                                     feature is availabile for platform.
2823d201787SYann Gautier  * @fid: SMCCC function id
2833d201787SYann Gautier  *
2843d201787SYann Gautier  * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
2853d201787SYann Gautier  * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
2863d201787SYann Gautier  *****************************************************************************/
2873d201787SYann Gautier int32_t plat_is_smccc_feature_available(u_register_t fid)
2883d201787SYann Gautier {
2893d201787SYann Gautier 	switch (fid) {
2903d201787SYann Gautier 	case SMCCC_ARCH_SOC_ID:
2913d201787SYann Gautier 		return SMC_ARCH_CALL_SUCCESS;
2923d201787SYann Gautier 	default:
2933d201787SYann Gautier 		return SMC_ARCH_CALL_NOT_SUPPORTED;
2943d201787SYann Gautier 	}
2953d201787SYann Gautier }
2963d201787SYann Gautier 
2973d201787SYann Gautier /* Get SOC version */
2983d201787SYann Gautier int32_t plat_get_soc_version(void)
2993d201787SYann Gautier {
3003d201787SYann Gautier 	uint32_t chip_id = stm32mp_get_chip_dev_id();
3013d201787SYann Gautier 	uint32_t manfid = SOC_ID_SET_JEP_106(JEDEC_ST_BKID, JEDEC_ST_MFID);
3023d201787SYann Gautier 
3033d201787SYann Gautier 	return (int32_t)(manfid | (chip_id & SOC_ID_IMPL_DEF_MASK));
3043d201787SYann Gautier }
3053d201787SYann Gautier 
3063d201787SYann Gautier /* Get SOC revision */
3073d201787SYann Gautier int32_t plat_get_soc_revision(void)
3083d201787SYann Gautier {
3093d201787SYann Gautier 	return (int32_t)(stm32mp_get_chip_version() & SOC_ID_REV_MASK);
3103d201787SYann Gautier }
311d8da13e5SYann Gautier 
312*992dba08SYann Gautier void stm32_display_board_info(uint32_t board_id)
313*992dba08SYann Gautier {
314*992dba08SYann Gautier 	char rev[2];
315*992dba08SYann Gautier 
316*992dba08SYann Gautier 	rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
317*992dba08SYann Gautier 	rev[1] = '\0';
318*992dba08SYann Gautier 	NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n",
319*992dba08SYann Gautier 	       BOARD_ID2NB(board_id),
320*992dba08SYann Gautier 	       BOARD_ID2VARCPN(board_id),
321*992dba08SYann Gautier 	       BOARD_ID2VARFG(board_id),
322*992dba08SYann Gautier 	       rev,
323*992dba08SYann Gautier 	       BOARD_ID2BOM(board_id));
324*992dba08SYann Gautier }
325*992dba08SYann Gautier 
326d8da13e5SYann Gautier void stm32_save_boot_info(boot_api_context_t *boot_context)
327d8da13e5SYann Gautier {
328d8da13e5SYann Gautier 	uint32_t auth_status;
329d8da13e5SYann Gautier 
330d8da13e5SYann Gautier 	assert(boot_context->boot_interface_instance <= (BOOT_INST_MASK >> BOOT_INST_SHIFT));
331d8da13e5SYann Gautier 	assert(boot_context->boot_interface_selected <= (BOOT_ITF_MASK >> BOOT_ITF_SHIFT));
332d8da13e5SYann Gautier 	assert(boot_context->boot_partition_used_toboot <= (BOOT_PART_MASK >> BOOT_PART_SHIFT));
333d8da13e5SYann Gautier 
334d8da13e5SYann Gautier 	switch (boot_context->auth_status) {
335d8da13e5SYann Gautier 	case BOOT_API_CTX_AUTH_NO:
336d8da13e5SYann Gautier 		auth_status = 0x0U;
337d8da13e5SYann Gautier 		break;
338d8da13e5SYann Gautier 
339d8da13e5SYann Gautier 	case BOOT_API_CTX_AUTH_SUCCESS:
340d8da13e5SYann Gautier 		auth_status = 0x2U;
341d8da13e5SYann Gautier 		break;
342d8da13e5SYann Gautier 
343d8da13e5SYann Gautier 	case BOOT_API_CTX_AUTH_FAILED:
344d8da13e5SYann Gautier 	default:
345d8da13e5SYann Gautier 		auth_status = 0x1U;
346d8da13e5SYann Gautier 		break;
347d8da13e5SYann Gautier 	}
348d8da13e5SYann Gautier 
349d8da13e5SYann Gautier 	clk_enable(TAMP_BKP_REG_CLK);
350d8da13e5SYann Gautier 
351d8da13e5SYann Gautier 	mmio_clrsetbits_32(stm32_get_bkpr_boot_mode_addr(),
352d8da13e5SYann Gautier 			   BOOT_ITF_MASK | BOOT_INST_MASK | BOOT_PART_MASK | BOOT_AUTH_MASK,
353d8da13e5SYann Gautier 			   (boot_context->boot_interface_instance << BOOT_INST_SHIFT) |
354d8da13e5SYann Gautier 			   (boot_context->boot_interface_selected << BOOT_ITF_SHIFT) |
355d8da13e5SYann Gautier 			   (boot_context->boot_partition_used_toboot << BOOT_PART_SHIFT) |
356d8da13e5SYann Gautier 			   (auth_status << BOOT_AUTH_SHIFT));
357d8da13e5SYann Gautier 
358d8da13e5SYann Gautier 	clk_disable(TAMP_BKP_REG_CLK);
359d8da13e5SYann Gautier }
360d8da13e5SYann Gautier 
361d8da13e5SYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance)
362d8da13e5SYann Gautier {
363d8da13e5SYann Gautier 	static uint32_t itf;
364d8da13e5SYann Gautier 
365d8da13e5SYann Gautier 	if (itf == 0U) {
366d8da13e5SYann Gautier 		clk_enable(TAMP_BKP_REG_CLK);
367d8da13e5SYann Gautier 
368d8da13e5SYann Gautier 		itf = mmio_read_32(stm32_get_bkpr_boot_mode_addr()) &
369d8da13e5SYann Gautier 		      (BOOT_ITF_MASK | BOOT_INST_MASK);
370d8da13e5SYann Gautier 
371d8da13e5SYann Gautier 		clk_disable(TAMP_BKP_REG_CLK);
372d8da13e5SYann Gautier 	}
373d8da13e5SYann Gautier 
374d8da13e5SYann Gautier 	*interface = (itf & BOOT_ITF_MASK) >> BOOT_ITF_SHIFT;
375d8da13e5SYann Gautier 	*instance = (itf & BOOT_INST_MASK) >> BOOT_INST_SHIFT;
376d8da13e5SYann Gautier }
377