xref: /rk3399_ARM-atf/plat/st/common/stm32mp_common.c (revision 33667d299bd5398ca549f542345e0f321b483d17)
1c9d75b3cSYann Gautier /*
23d201787SYann Gautier  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
7c9d75b3cSYann Gautier #include <assert.h>
81e919529SYann Gautier #include <errno.h>
9c9d75b3cSYann Gautier 
10c9d75b3cSYann Gautier #include <arch_helpers.h>
11c9d75b3cSYann Gautier #include <common/debug.h>
12*33667d29SYann Gautier #include <drivers/clk.h>
1353612f72SYann Gautier #include <drivers/delay_timer.h>
1453612f72SYann Gautier #include <drivers/st/stm32_console.h>
157ae58c6bSYann Gautier #include <drivers/st/stm32mp_clkfunc.h>
1653612f72SYann Gautier #include <drivers/st/stm32mp_reset.h>
173d201787SYann Gautier #include <lib/smccc.h>
1884686ba3SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
19c9d75b3cSYann Gautier #include <plat/common/platform.h>
203d201787SYann Gautier #include <services/arm_arch_svc.h>
21c9d75b3cSYann Gautier 
2253612f72SYann Gautier #include <platform_def.h>
2353612f72SYann Gautier 
248ce89187SNicolas Le Bayon #define HEADER_VERSION_MAJOR_MASK	GENMASK(23, 16)
2553612f72SYann Gautier #define RESET_TIMEOUT_US_1MS		1000U
2653612f72SYann Gautier 
2753612f72SYann Gautier static console_t console;
288ce89187SNicolas Le Bayon 
29c9d75b3cSYann Gautier uintptr_t plat_get_ns_image_entrypoint(void)
30c9d75b3cSYann Gautier {
31c9d75b3cSYann Gautier 	return BL33_BASE;
32c9d75b3cSYann Gautier }
33c9d75b3cSYann Gautier 
34c9d75b3cSYann Gautier unsigned int plat_get_syscnt_freq2(void)
35c9d75b3cSYann Gautier {
36c9d75b3cSYann Gautier 	return read_cntfrq_el0();
37c9d75b3cSYann Gautier }
38c9d75b3cSYann Gautier 
39c9d75b3cSYann Gautier static uintptr_t boot_ctx_address;
407e87ba25SYann Gautier static uint16_t boot_itf_selected;
41c9d75b3cSYann Gautier 
423f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address)
43c9d75b3cSYann Gautier {
447e87ba25SYann Gautier 	boot_api_context_t *boot_context = (boot_api_context_t *)address;
457e87ba25SYann Gautier 
46c9d75b3cSYann Gautier 	boot_ctx_address = address;
477e87ba25SYann Gautier 	boot_itf_selected = boot_context->boot_interface_selected;
48c9d75b3cSYann Gautier }
49c9d75b3cSYann Gautier 
503f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void)
51c9d75b3cSYann Gautier {
52c9d75b3cSYann Gautier 	return boot_ctx_address;
53c9d75b3cSYann Gautier }
54c9d75b3cSYann Gautier 
557e87ba25SYann Gautier uint16_t stm32mp_get_boot_itf_selected(void)
567e87ba25SYann Gautier {
577e87ba25SYann Gautier 	return boot_itf_selected;
587e87ba25SYann Gautier }
597e87ba25SYann Gautier 
607ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void)
617ae58c6bSYann Gautier {
62ade9ce03SYann Gautier 	return DDRCTRL_BASE;
637ae58c6bSYann Gautier }
647ae58c6bSYann Gautier 
657ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void)
667ae58c6bSYann Gautier {
67ade9ce03SYann Gautier 	return DDRPHYC_BASE;
687ae58c6bSYann Gautier }
697ae58c6bSYann Gautier 
707ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void)
717ae58c6bSYann Gautier {
72ade9ce03SYann Gautier 	return PWR_BASE;
737ae58c6bSYann Gautier }
747ae58c6bSYann Gautier 
757ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void)
767ae58c6bSYann Gautier {
77ade9ce03SYann Gautier 	return RCC_BASE;
787ae58c6bSYann Gautier }
797ae58c6bSYann Gautier 
80e463d3f4SYann Gautier bool stm32mp_lock_available(void)
81e463d3f4SYann Gautier {
82e463d3f4SYann Gautier 	const uint32_t c_m_bits = SCTLR_M_BIT | SCTLR_C_BIT;
83e463d3f4SYann Gautier 
84e463d3f4SYann Gautier 	/* The spinlocks are used only when MMU and data cache are enabled */
85e463d3f4SYann Gautier 	return (read_sctlr() & c_m_bits) == c_m_bits;
86e463d3f4SYann Gautier }
87e463d3f4SYann Gautier 
881d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE
891e919529SYann Gautier int stm32mp_check_header(boot_api_image_header_t *header, uintptr_t buffer)
901e919529SYann Gautier {
911e919529SYann Gautier 	uint32_t i;
921e919529SYann Gautier 	uint32_t img_checksum = 0U;
931e919529SYann Gautier 
941e919529SYann Gautier 	/*
951e919529SYann Gautier 	 * Check header/payload validity:
961e919529SYann Gautier 	 *	- Header magic
971e919529SYann Gautier 	 *	- Header version
981e919529SYann Gautier 	 *	- Payload checksum
991e919529SYann Gautier 	 */
1001e919529SYann Gautier 	if (header->magic != BOOT_API_IMAGE_HEADER_MAGIC_NB) {
1011e919529SYann Gautier 		ERROR("Header magic\n");
1021e919529SYann Gautier 		return -EINVAL;
1031e919529SYann Gautier 	}
1041e919529SYann Gautier 
1058ce89187SNicolas Le Bayon 	if ((header->header_version & HEADER_VERSION_MAJOR_MASK) !=
1068ce89187SNicolas Le Bayon 	    (BOOT_API_HEADER_VERSION & HEADER_VERSION_MAJOR_MASK)) {
1071e919529SYann Gautier 		ERROR("Header version\n");
1081e919529SYann Gautier 		return -EINVAL;
1091e919529SYann Gautier 	}
1101e919529SYann Gautier 
1111e919529SYann Gautier 	for (i = 0U; i < header->image_length; i++) {
1121e919529SYann Gautier 		img_checksum += *(uint8_t *)(buffer + i);
1131e919529SYann Gautier 	}
1141e919529SYann Gautier 
1151e919529SYann Gautier 	if (header->payload_checksum != img_checksum) {
1161e919529SYann Gautier 		ERROR("Checksum: 0x%x (awaited: 0x%x)\n", img_checksum,
1171e919529SYann Gautier 		      header->payload_checksum);
1181e919529SYann Gautier 		return -EINVAL;
1191e919529SYann Gautier 	}
1201e919529SYann Gautier 
1211e919529SYann Gautier 	return 0;
1221e919529SYann Gautier }
1231d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */
12484686ba3SYann Gautier 
12584686ba3SYann Gautier int stm32mp_map_ddr_non_cacheable(void)
12684686ba3SYann Gautier {
12784686ba3SYann Gautier 	return  mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
12884686ba3SYann Gautier 					STM32MP_DDR_MAX_SIZE,
129c1ad41fbSYann Gautier 					MT_NON_CACHEABLE | MT_RW | MT_SECURE);
13084686ba3SYann Gautier }
13184686ba3SYann Gautier 
13284686ba3SYann Gautier int stm32mp_unmap_ddr(void)
13384686ba3SYann Gautier {
13484686ba3SYann Gautier 	return  mmap_remove_dynamic_region(STM32MP_DDR_BASE,
13584686ba3SYann Gautier 					   STM32MP_DDR_MAX_SIZE);
13684686ba3SYann Gautier }
1373d201787SYann Gautier 
138aafff043SYann Gautier #if  defined(IMAGE_BL2)
13953612f72SYann Gautier static void reset_uart(uint32_t reset)
14053612f72SYann Gautier {
14153612f72SYann Gautier 	int ret;
14253612f72SYann Gautier 
14353612f72SYann Gautier 	ret = stm32mp_reset_assert(reset, RESET_TIMEOUT_US_1MS);
14453612f72SYann Gautier 	if (ret != 0) {
14553612f72SYann Gautier 		panic();
14653612f72SYann Gautier 	}
14753612f72SYann Gautier 
14853612f72SYann Gautier 	udelay(2);
14953612f72SYann Gautier 
15053612f72SYann Gautier 	ret = stm32mp_reset_deassert(reset, RESET_TIMEOUT_US_1MS);
15153612f72SYann Gautier 	if (ret != 0) {
15253612f72SYann Gautier 		panic();
15353612f72SYann Gautier 	}
15453612f72SYann Gautier 
15553612f72SYann Gautier 	mdelay(1);
15653612f72SYann Gautier }
157aafff043SYann Gautier #endif
15853612f72SYann Gautier 
15953612f72SYann Gautier int stm32mp_uart_console_setup(void)
16053612f72SYann Gautier {
16153612f72SYann Gautier 	struct dt_node_info dt_uart_info;
16253612f72SYann Gautier 	unsigned int console_flags;
16353612f72SYann Gautier 	uint32_t clk_rate;
16453612f72SYann Gautier 	int result;
165acf28c26SYann Gautier 	uint32_t boot_itf __unused;
166acf28c26SYann Gautier 	uint32_t boot_instance __unused;
16753612f72SYann Gautier 
16853612f72SYann Gautier 	result = dt_get_stdout_uart_info(&dt_uart_info);
16953612f72SYann Gautier 
17053612f72SYann Gautier 	if ((result <= 0) ||
17153612f72SYann Gautier 	    (dt_uart_info.status == DT_DISABLED) ||
17253612f72SYann Gautier 	    (dt_uart_info.clock < 0) ||
17353612f72SYann Gautier 	    (dt_uart_info.reset < 0)) {
17453612f72SYann Gautier 		return -ENODEV;
17553612f72SYann Gautier 	}
17653612f72SYann Gautier 
177acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
178acf28c26SYann Gautier 	stm32_get_boot_interface(&boot_itf, &boot_instance);
179acf28c26SYann Gautier 
180acf28c26SYann Gautier 	if ((boot_itf == BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) &&
181acf28c26SYann Gautier 	    (get_uart_address(boot_instance) == dt_uart_info.base)) {
182acf28c26SYann Gautier 		return -EACCES;
183acf28c26SYann Gautier 	}
184acf28c26SYann Gautier #endif
185acf28c26SYann Gautier 
186aafff043SYann Gautier #if defined(IMAGE_BL2)
18753612f72SYann Gautier 	if (dt_set_stdout_pinctrl() != 0) {
18853612f72SYann Gautier 		return -ENODEV;
18953612f72SYann Gautier 	}
190aafff043SYann Gautier #endif
19153612f72SYann Gautier 
192*33667d29SYann Gautier 	clk_enable((unsigned long)dt_uart_info.clock);
19353612f72SYann Gautier 
194aafff043SYann Gautier #if defined(IMAGE_BL2)
19553612f72SYann Gautier 	reset_uart((uint32_t)dt_uart_info.reset);
196aafff043SYann Gautier #endif
19753612f72SYann Gautier 
198*33667d29SYann Gautier 	clk_rate = clk_get_rate((unsigned long)dt_uart_info.clock);
19953612f72SYann Gautier 
20053612f72SYann Gautier 	if (console_stm32_register(dt_uart_info.base, clk_rate,
20153612f72SYann Gautier 				   STM32MP_UART_BAUDRATE, &console) == 0) {
20253612f72SYann Gautier 		panic();
20353612f72SYann Gautier 	}
20453612f72SYann Gautier 
20553612f72SYann Gautier 	console_flags = CONSOLE_FLAG_BOOT | CONSOLE_FLAG_CRASH |
20653612f72SYann Gautier 			CONSOLE_FLAG_TRANSLATE_CRLF;
207aafff043SYann Gautier #if !defined(IMAGE_BL2) && defined(DEBUG)
208aafff043SYann Gautier 	console_flags |= CONSOLE_FLAG_RUNTIME;
209aafff043SYann Gautier #endif
21053612f72SYann Gautier 	console_set_scope(&console, console_flags);
21153612f72SYann Gautier 
21253612f72SYann Gautier 	return 0;
21353612f72SYann Gautier }
21453612f72SYann Gautier 
2153d201787SYann Gautier /*****************************************************************************
2163d201787SYann Gautier  * plat_is_smccc_feature_available() - This function checks whether SMCCC
2173d201787SYann Gautier  *                                     feature is availabile for platform.
2183d201787SYann Gautier  * @fid: SMCCC function id
2193d201787SYann Gautier  *
2203d201787SYann Gautier  * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
2213d201787SYann Gautier  * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
2223d201787SYann Gautier  *****************************************************************************/
2233d201787SYann Gautier int32_t plat_is_smccc_feature_available(u_register_t fid)
2243d201787SYann Gautier {
2253d201787SYann Gautier 	switch (fid) {
2263d201787SYann Gautier 	case SMCCC_ARCH_SOC_ID:
2273d201787SYann Gautier 		return SMC_ARCH_CALL_SUCCESS;
2283d201787SYann Gautier 	default:
2293d201787SYann Gautier 		return SMC_ARCH_CALL_NOT_SUPPORTED;
2303d201787SYann Gautier 	}
2313d201787SYann Gautier }
2323d201787SYann Gautier 
2333d201787SYann Gautier /* Get SOC version */
2343d201787SYann Gautier int32_t plat_get_soc_version(void)
2353d201787SYann Gautier {
2363d201787SYann Gautier 	uint32_t chip_id = stm32mp_get_chip_dev_id();
2373d201787SYann Gautier 	uint32_t manfid = SOC_ID_SET_JEP_106(JEDEC_ST_BKID, JEDEC_ST_MFID);
2383d201787SYann Gautier 
2393d201787SYann Gautier 	return (int32_t)(manfid | (chip_id & SOC_ID_IMPL_DEF_MASK));
2403d201787SYann Gautier }
2413d201787SYann Gautier 
2423d201787SYann Gautier /* Get SOC revision */
2433d201787SYann Gautier int32_t plat_get_soc_revision(void)
2443d201787SYann Gautier {
2453d201787SYann Gautier 	return (int32_t)(stm32mp_get_chip_version() & SOC_ID_REV_MASK);
2463d201787SYann Gautier }
247