1 /* 2 * Copyright (C) 2018-2024, STMicroelectronics - All Rights Reserved 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef STM32MP_COMMON_H 8 #define STM32MP_COMMON_H 9 10 #include <stdbool.h> 11 12 #include <platform_def.h> 13 14 #define JEDEC_ST_BKID U(0x0) 15 #define JEDEC_ST_MFID U(0x20) 16 17 #define STM32MP_CHIP_SEC_CLOSED U(0x34D9CCC5) 18 #define STM32MP_CHIP_SEC_OPEN U(0xA764D182) 19 20 /* FWU configuration (max supported value is 15) */ 21 #define FWU_MAX_TRIAL_REBOOT U(3) 22 23 /* Functions to save and get boot context address given by ROM code */ 24 void stm32mp_save_boot_ctx_address(uintptr_t address); 25 uintptr_t stm32mp_get_boot_ctx_address(void); 26 uint16_t stm32mp_get_boot_itf_selected(void); 27 28 bool stm32mp_is_single_core(void); 29 bool stm32mp_is_auth_supported(void); 30 uint32_t stm32mp_check_closed_device(void); 31 32 /* Return the base address of the DDR controller */ 33 uintptr_t stm32mp_ddrctrl_base(void); 34 35 /* Return the base address of the DDR PHY */ 36 uintptr_t stm32mp_ddrphyc_base(void); 37 38 /* Return the base address of the PWR peripheral */ 39 uintptr_t stm32mp_pwr_base(void); 40 41 /* Return the base address of the RCC peripheral */ 42 uintptr_t stm32mp_rcc_base(void); 43 44 void stm32mp_gic_pcpu_init(void); 45 void stm32mp_gic_init(void); 46 47 /* Check MMU status to allow spinlock use */ 48 bool stm32mp_lock_available(void); 49 50 int stm32_get_otp_index(const char *otp_name, uint32_t *otp_idx, 51 uint32_t *otp_len); 52 int stm32_get_otp_value(const char *otp_name, uint32_t *otp_val); 53 int stm32_get_otp_value_from_idx(const uint32_t otp_idx, uint32_t *otp_val); 54 55 /* Get IWDG platform instance ID from peripheral IO memory base address */ 56 uint32_t stm32_iwdg_get_instance(uintptr_t base); 57 58 /* Return bitflag mask for expected IWDG configuration from OTP content */ 59 uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst); 60 61 #if defined(IMAGE_BL2) 62 /* Update OTP shadow registers with IWDG configuration from device tree */ 63 uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags); 64 #endif 65 66 #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2) 67 /* Get the UART address from its instance number */ 68 uintptr_t get_uart_address(uint32_t instance_nb); 69 #endif 70 71 /* Setup the UART console */ 72 int stm32mp_uart_console_setup(void); 73 74 #if STM32MP_EARLY_CONSOLE 75 void stm32mp_setup_early_console(void); 76 #else 77 static inline void stm32mp_setup_early_console(void) 78 { 79 } 80 #endif 81 82 /* 83 * Platform util functions for the GPIO driver 84 * @bank: Target GPIO bank ID as per DT bindings 85 * 86 * Platform shall implement these functions to provide to stm32_gpio 87 * driver the resource reference for a target GPIO bank. That are 88 * memory mapped interface base address, interface offset (see below) 89 * and clock identifier. 90 * 91 * stm32_get_gpio_bank_offset() returns a bank offset that is used to 92 * check DT configuration matches platform implementation of the banks 93 * description. 94 */ 95 uintptr_t stm32_get_gpio_bank_base(unsigned int bank); 96 unsigned long stm32_get_gpio_bank_clock(unsigned int bank); 97 uint32_t stm32_get_gpio_bank_offset(unsigned int bank); 98 bool stm32_gpio_is_secure_at_reset(unsigned int bank); 99 100 /* Return node offset for target GPIO bank ID @bank or a FDT error code */ 101 int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank); 102 103 /* Get the chip revision */ 104 uint32_t stm32mp_get_chip_version(void); 105 /* Get the chip device ID */ 106 uint32_t stm32mp_get_chip_dev_id(void); 107 108 /* Get SOC name */ 109 #define STM32_SOC_NAME_SIZE 20 110 void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]); 111 112 /* Print CPU information */ 113 void stm32mp_print_cpuinfo(void); 114 115 /* Print board information */ 116 void stm32mp_print_boardinfo(void); 117 118 /* Initialise the IO layer and register platform IO devices */ 119 void stm32mp_io_setup(void); 120 121 /* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */ 122 int stm32mp_map_ddr_non_cacheable(void); 123 int stm32mp_unmap_ddr(void); 124 125 /* Function to save boot info */ 126 void stm32_save_boot_info(boot_api_context_t *boot_context); 127 /* Function to get boot peripheral info */ 128 void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance); 129 /* Function to get BOOT_MODE backup register address */ 130 uintptr_t stm32_get_bkpr_boot_mode_addr(void); 131 132 /* Display board information from the value found in OTP fuse */ 133 void stm32_display_board_info(uint32_t board_id); 134 135 #if PSA_FWU_SUPPORT 136 void stm32mp1_fwu_set_boot_idx(void); 137 uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void); 138 void stm32_set_max_fwu_trial_boot_cnt(void); 139 #endif /* PSA_FWU_SUPPORT */ 140 141 #endif /* STM32MP_COMMON_H */ 142