xref: /rk3399_ARM-atf/plat/st/common/include/stm32mp_common.h (revision c27d8c00fda817dd729b735bc51cddd0e3760305)
1c9d75b3cSYann Gautier /*
2d8da13e5SYann Gautier  * Copyright (C) 2018-2023, STMicroelectronics - All Rights Reserved
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
7c9d75b3cSYann Gautier #ifndef STM32MP_COMMON_H
8c9d75b3cSYann Gautier #define STM32MP_COMMON_H
9c9d75b3cSYann Gautier 
103f9c9784SYann Gautier #include <stdbool.h>
113f9c9784SYann Gautier 
121e919529SYann Gautier #include <platform_def.h>
131e919529SYann Gautier 
143d201787SYann Gautier #define JEDEC_ST_BKID U(0x0)
153d201787SYann Gautier #define JEDEC_ST_MFID U(0x20)
163d201787SYann Gautier 
17c9d75b3cSYann Gautier /* Functions to save and get boot context address given by ROM code */
183f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address);
193f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void);
207e87ba25SYann Gautier uint16_t stm32mp_get_boot_itf_selected(void);
21c9d75b3cSYann Gautier 
22b2182cdeSYann Gautier bool stm32mp_is_single_core(void);
23f700423cSLionel Debieve bool stm32mp_is_closed_device(void);
2449abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void);
25b2182cdeSYann Gautier 
267ae58c6bSYann Gautier /* Return the base address of the DDR controller */
277ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void);
287ae58c6bSYann Gautier 
297ae58c6bSYann Gautier /* Return the base address of the DDR PHY */
307ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void);
317ae58c6bSYann Gautier 
327ae58c6bSYann Gautier /* Return the base address of the PWR peripheral */
337ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void);
347ae58c6bSYann Gautier 
357ae58c6bSYann Gautier /* Return the base address of the RCC peripheral */
367ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void);
377ae58c6bSYann Gautier 
38*c27d8c00SYann Gautier void stm32mp_gic_pcpu_init(void);
39*c27d8c00SYann Gautier void stm32mp_gic_init(void);
40*c27d8c00SYann Gautier 
41e463d3f4SYann Gautier /* Check MMU status to allow spinlock use */
42e463d3f4SYann Gautier bool stm32mp_lock_available(void);
43e463d3f4SYann Gautier 
44ae3ce8b2SLionel Debieve int stm32_get_otp_index(const char *otp_name, uint32_t *otp_idx,
45ae3ce8b2SLionel Debieve 			uint32_t *otp_len);
46ae3ce8b2SLionel Debieve int stm32_get_otp_value(const char *otp_name, uint32_t *otp_val);
47ae3ce8b2SLionel Debieve int stm32_get_otp_value_from_idx(const uint32_t otp_idx, uint32_t *otp_val);
48ae3ce8b2SLionel Debieve 
4973680c23SYann Gautier /* Get IWDG platform instance ID from peripheral IO memory base address */
5073680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base);
5173680c23SYann Gautier 
5273680c23SYann Gautier /* Return bitflag mask for expected IWDG configuration from OTP content */
5373680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst);
5473680c23SYann Gautier 
5573680c23SYann Gautier #if defined(IMAGE_BL2)
5673680c23SYann Gautier /* Update OTP shadow registers with IWDG configuration from device tree */
5773680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags);
5873680c23SYann Gautier #endif
5973680c23SYann Gautier 
60acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
619083fa11SPatrick Delaunay /* Get the UART address from its instance number */
629083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb);
639083fa11SPatrick Delaunay #endif
649083fa11SPatrick Delaunay 
6553612f72SYann Gautier /* Setup the UART console */
6653612f72SYann Gautier int stm32mp_uart_console_setup(void);
6753612f72SYann Gautier 
68c768b2b2SYann Gautier #if STM32MP_EARLY_CONSOLE
69c768b2b2SYann Gautier void stm32mp_setup_early_console(void);
70c768b2b2SYann Gautier #else
71c768b2b2SYann Gautier static inline void stm32mp_setup_early_console(void)
72c768b2b2SYann Gautier {
73c768b2b2SYann Gautier }
74c768b2b2SYann Gautier #endif
75c768b2b2SYann Gautier 
76c9d75b3cSYann Gautier /*
77c9d75b3cSYann Gautier  * Platform util functions for the GPIO driver
78c9d75b3cSYann Gautier  * @bank: Target GPIO bank ID as per DT bindings
79c9d75b3cSYann Gautier  *
80c9d75b3cSYann Gautier  * Platform shall implement these functions to provide to stm32_gpio
81c9d75b3cSYann Gautier  * driver the resource reference for a target GPIO bank. That are
82c9d75b3cSYann Gautier  * memory mapped interface base address, interface offset (see below)
83c9d75b3cSYann Gautier  * and clock identifier.
84c9d75b3cSYann Gautier  *
85c9d75b3cSYann Gautier  * stm32_get_gpio_bank_offset() returns a bank offset that is used to
86c9d75b3cSYann Gautier  * check DT configuration matches platform implementation of the banks
87c9d75b3cSYann Gautier  * description.
88c9d75b3cSYann Gautier  */
89c9d75b3cSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank);
90c9d75b3cSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank);
91c9d75b3cSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank);
92737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank);
93c9d75b3cSYann Gautier 
94ccc199edSEtienne Carriere /* Return node offset for target GPIO bank ID @bank or a FDT error code */
95ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank);
96ccc199edSEtienne Carriere 
9792661e01SYann Gautier /* Get the chip revision */
9892661e01SYann Gautier uint32_t stm32mp_get_chip_version(void);
9992661e01SYann Gautier /* Get the chip device ID */
10092661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void);
10192661e01SYann Gautier 
10292661e01SYann Gautier /* Get SOC name */
10392661e01SYann Gautier #define STM32_SOC_NAME_SIZE 20
10492661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]);
10592661e01SYann Gautier 
106dec286ddSYann Gautier /* Print CPU information */
107dec286ddSYann Gautier void stm32mp_print_cpuinfo(void);
108dec286ddSYann Gautier 
10910e7a9e9SYann Gautier /* Print board information */
11010e7a9e9SYann Gautier void stm32mp_print_boardinfo(void);
11110e7a9e9SYann Gautier 
112c9d75b3cSYann Gautier /* Initialise the IO layer and register platform IO devices */
1133f9c9784SYann Gautier void stm32mp_io_setup(void);
114c9d75b3cSYann Gautier 
11584686ba3SYann Gautier /* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */
11684686ba3SYann Gautier int stm32mp_map_ddr_non_cacheable(void);
11784686ba3SYann Gautier int stm32mp_unmap_ddr(void);
11884686ba3SYann Gautier 
119d8da13e5SYann Gautier /* Function to save boot info */
120d8da13e5SYann Gautier void stm32_save_boot_info(boot_api_context_t *boot_context);
121d8da13e5SYann Gautier /* Function to get boot peripheral info */
122a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance);
123d8da13e5SYann Gautier /* Function to get BOOT_MODE backup register address */
124d8da13e5SYann Gautier uintptr_t stm32_get_bkpr_boot_mode_addr(void);
125ab2b325cSIgor Opaniuk 
126981b9dcbSYann Gautier #if PSA_FWU_SUPPORT
127ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void);
128f87de907SNicolas Toromanoff uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void);
129f87de907SNicolas Toromanoff void stm32_set_max_fwu_trial_boot_cnt(void);
130981b9dcbSYann Gautier #endif /* PSA_FWU_SUPPORT */
131ba02add9SSughosh Ganu 
132c9d75b3cSYann Gautier #endif /* STM32MP_COMMON_H */
133