1c9d75b3cSYann Gautier /* 292661e01SYann Gautier * Copyright (C) 2018-2021, STMicroelectronics - All Rights Reserved 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 7c9d75b3cSYann Gautier #ifndef STM32MP_COMMON_H 8c9d75b3cSYann Gautier #define STM32MP_COMMON_H 9c9d75b3cSYann Gautier 103f9c9784SYann Gautier #include <stdbool.h> 113f9c9784SYann Gautier 121e919529SYann Gautier #include <platform_def.h> 131e919529SYann Gautier 143d201787SYann Gautier #define JEDEC_ST_BKID U(0x0) 153d201787SYann Gautier #define JEDEC_ST_MFID U(0x20) 163d201787SYann Gautier 17c9d75b3cSYann Gautier /* Functions to save and get boot context address given by ROM code */ 183f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address); 193f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void); 207e87ba25SYann Gautier uint16_t stm32mp_get_boot_itf_selected(void); 21c9d75b3cSYann Gautier 22b2182cdeSYann Gautier bool stm32mp_is_single_core(void); 23f700423cSLionel Debieve bool stm32mp_is_closed_device(void); 24b2182cdeSYann Gautier 257ae58c6bSYann Gautier /* Return the base address of the DDR controller */ 267ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void); 277ae58c6bSYann Gautier 287ae58c6bSYann Gautier /* Return the base address of the DDR PHY */ 297ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void); 307ae58c6bSYann Gautier 317ae58c6bSYann Gautier /* Return the base address of the PWR peripheral */ 327ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void); 337ae58c6bSYann Gautier 347ae58c6bSYann Gautier /* Return the base address of the RCC peripheral */ 357ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void); 367ae58c6bSYann Gautier 37e463d3f4SYann Gautier /* Check MMU status to allow spinlock use */ 38e463d3f4SYann Gautier bool stm32mp_lock_available(void); 39e463d3f4SYann Gautier 4073680c23SYann Gautier /* Get IWDG platform instance ID from peripheral IO memory base address */ 4173680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base); 4273680c23SYann Gautier 4373680c23SYann Gautier /* Return bitflag mask for expected IWDG configuration from OTP content */ 4473680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst); 4573680c23SYann Gautier 4673680c23SYann Gautier #if defined(IMAGE_BL2) 4773680c23SYann Gautier /* Update OTP shadow registers with IWDG configuration from device tree */ 4873680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags); 4973680c23SYann Gautier #endif 5073680c23SYann Gautier 51*acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2) 529083fa11SPatrick Delaunay /* Get the UART address from its instance number */ 539083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb); 549083fa11SPatrick Delaunay #endif 559083fa11SPatrick Delaunay 5653612f72SYann Gautier /* Setup the UART console */ 5753612f72SYann Gautier int stm32mp_uart_console_setup(void); 5853612f72SYann Gautier 59c9d75b3cSYann Gautier /* 60c9d75b3cSYann Gautier * Platform util functions for the GPIO driver 61c9d75b3cSYann Gautier * @bank: Target GPIO bank ID as per DT bindings 62c9d75b3cSYann Gautier * 63c9d75b3cSYann Gautier * Platform shall implement these functions to provide to stm32_gpio 64c9d75b3cSYann Gautier * driver the resource reference for a target GPIO bank. That are 65c9d75b3cSYann Gautier * memory mapped interface base address, interface offset (see below) 66c9d75b3cSYann Gautier * and clock identifier. 67c9d75b3cSYann Gautier * 68c9d75b3cSYann Gautier * stm32_get_gpio_bank_offset() returns a bank offset that is used to 69c9d75b3cSYann Gautier * check DT configuration matches platform implementation of the banks 70c9d75b3cSYann Gautier * description. 71c9d75b3cSYann Gautier */ 72c9d75b3cSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank); 73c9d75b3cSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank); 74c9d75b3cSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank); 75737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank); 76c9d75b3cSYann Gautier 77ccc199edSEtienne Carriere /* Return node offset for target GPIO bank ID @bank or a FDT error code */ 78ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank); 79ccc199edSEtienne Carriere 8092661e01SYann Gautier /* Get the chip revision */ 8192661e01SYann Gautier uint32_t stm32mp_get_chip_version(void); 8292661e01SYann Gautier /* Get the chip device ID */ 8392661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void); 8492661e01SYann Gautier 8592661e01SYann Gautier /* Get SOC name */ 8692661e01SYann Gautier #define STM32_SOC_NAME_SIZE 20 8792661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]); 8892661e01SYann Gautier 89dec286ddSYann Gautier /* Print CPU information */ 90dec286ddSYann Gautier void stm32mp_print_cpuinfo(void); 91dec286ddSYann Gautier 9210e7a9e9SYann Gautier /* Print board information */ 9310e7a9e9SYann Gautier void stm32mp_print_boardinfo(void); 9410e7a9e9SYann Gautier 953f9c9784SYann Gautier /* 963f9c9784SYann Gautier * Util for clock gating and to get clock rate for stm32 and platform drivers 973f9c9784SYann Gautier * @id: Target clock ID, ID used in clock DT bindings 983f9c9784SYann Gautier */ 993f9c9784SYann Gautier bool stm32mp_clk_is_enabled(unsigned long id); 1000d21680cSYann Gautier void stm32mp_clk_enable(unsigned long id); 1010d21680cSYann Gautier void stm32mp_clk_disable(unsigned long id); 1023f9c9784SYann Gautier unsigned long stm32mp_clk_get_rate(unsigned long id); 1033f9c9784SYann Gautier 104c9d75b3cSYann Gautier /* Initialise the IO layer and register platform IO devices */ 1053f9c9784SYann Gautier void stm32mp_io_setup(void); 106c9d75b3cSYann Gautier 1071d204ee4SYann Gautier #if STM32MP_USE_STM32IMAGE 1081e919529SYann Gautier /* 1091e919529SYann Gautier * Check that the STM32 header of a .stm32 binary image is valid 1101e919529SYann Gautier * @param header: pointer to the stm32 image header 1111e919529SYann Gautier * @param buffer: address of the binary image (payload) 1121e919529SYann Gautier * @return: 0 on success, negative value in case of error 1131e919529SYann Gautier */ 1141e919529SYann Gautier int stm32mp_check_header(boot_api_image_header_t *header, uintptr_t buffer); 1151d204ee4SYann Gautier #endif /* STM32MP_USE_STM32IMAGE */ 1161e919529SYann Gautier 11784686ba3SYann Gautier /* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */ 11884686ba3SYann Gautier int stm32mp_map_ddr_non_cacheable(void); 11984686ba3SYann Gautier int stm32mp_unmap_ddr(void); 12084686ba3SYann Gautier 121a6bfa75cSYann Gautier /* Functions to save and get boot peripheral info */ 1224dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance); 123a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance); 1244dc77a35SYann Gautier 125c9d75b3cSYann Gautier #endif /* STM32MP_COMMON_H */ 126