xref: /rk3399_ARM-atf/plat/st/common/include/stm32mp_common.h (revision 92661e01cf558c97fd955285ca26afeacc66da80)
1c9d75b3cSYann Gautier /*
2*92661e01SYann Gautier  * Copyright (C) 2018-2021, STMicroelectronics - All Rights Reserved
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
7c9d75b3cSYann Gautier #ifndef STM32MP_COMMON_H
8c9d75b3cSYann Gautier #define STM32MP_COMMON_H
9c9d75b3cSYann Gautier 
103f9c9784SYann Gautier #include <stdbool.h>
113f9c9784SYann Gautier 
121e919529SYann Gautier #include <platform_def.h>
131e919529SYann Gautier 
14c9d75b3cSYann Gautier /* Functions to save and get boot context address given by ROM code */
153f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address);
163f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void);
17c9d75b3cSYann Gautier 
18b2182cdeSYann Gautier bool stm32mp_is_single_core(void);
19f700423cSLionel Debieve bool stm32mp_is_closed_device(void);
20b2182cdeSYann Gautier 
217ae58c6bSYann Gautier /* Return the base address of the DDR controller */
227ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void);
237ae58c6bSYann Gautier 
247ae58c6bSYann Gautier /* Return the base address of the DDR PHY */
257ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void);
267ae58c6bSYann Gautier 
277ae58c6bSYann Gautier /* Return the base address of the PWR peripheral */
287ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void);
297ae58c6bSYann Gautier 
307ae58c6bSYann Gautier /* Return the base address of the RCC peripheral */
317ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void);
327ae58c6bSYann Gautier 
33e463d3f4SYann Gautier /* Check MMU status to allow spinlock use */
34e463d3f4SYann Gautier bool stm32mp_lock_available(void);
35e463d3f4SYann Gautier 
3673680c23SYann Gautier /* Get IWDG platform instance ID from peripheral IO memory base address */
3773680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base);
3873680c23SYann Gautier 
3973680c23SYann Gautier /* Return bitflag mask for expected IWDG configuration from OTP content */
4073680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst);
4173680c23SYann Gautier 
4273680c23SYann Gautier #if defined(IMAGE_BL2)
4373680c23SYann Gautier /* Update OTP shadow registers with IWDG configuration from device tree */
4473680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags);
4573680c23SYann Gautier #endif
4673680c23SYann Gautier 
47c9d75b3cSYann Gautier /*
48c9d75b3cSYann Gautier  * Platform util functions for the GPIO driver
49c9d75b3cSYann Gautier  * @bank: Target GPIO bank ID as per DT bindings
50c9d75b3cSYann Gautier  *
51c9d75b3cSYann Gautier  * Platform shall implement these functions to provide to stm32_gpio
52c9d75b3cSYann Gautier  * driver the resource reference for a target GPIO bank. That are
53c9d75b3cSYann Gautier  * memory mapped interface base address, interface offset (see below)
54c9d75b3cSYann Gautier  * and clock identifier.
55c9d75b3cSYann Gautier  *
56c9d75b3cSYann Gautier  * stm32_get_gpio_bank_offset() returns a bank offset that is used to
57c9d75b3cSYann Gautier  * check DT configuration matches platform implementation of the banks
58c9d75b3cSYann Gautier  * description.
59c9d75b3cSYann Gautier  */
60c9d75b3cSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank);
61c9d75b3cSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank);
62c9d75b3cSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank);
63c9d75b3cSYann Gautier 
64ccc199edSEtienne Carriere /* Return node offset for target GPIO bank ID @bank or a FDT error code */
65ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank);
66ccc199edSEtienne Carriere 
67*92661e01SYann Gautier /* Get the chip revision */
68*92661e01SYann Gautier uint32_t stm32mp_get_chip_version(void);
69*92661e01SYann Gautier /* Get the chip device ID */
70*92661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void);
71*92661e01SYann Gautier 
72*92661e01SYann Gautier /* Get SOC name */
73*92661e01SYann Gautier #define STM32_SOC_NAME_SIZE 20
74*92661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]);
75*92661e01SYann Gautier 
76dec286ddSYann Gautier /* Print CPU information */
77dec286ddSYann Gautier void stm32mp_print_cpuinfo(void);
78dec286ddSYann Gautier 
7910e7a9e9SYann Gautier /* Print board information */
8010e7a9e9SYann Gautier void stm32mp_print_boardinfo(void);
8110e7a9e9SYann Gautier 
823f9c9784SYann Gautier /*
833f9c9784SYann Gautier  * Util for clock gating and to get clock rate for stm32 and platform drivers
843f9c9784SYann Gautier  * @id: Target clock ID, ID used in clock DT bindings
853f9c9784SYann Gautier  */
863f9c9784SYann Gautier bool stm32mp_clk_is_enabled(unsigned long id);
870d21680cSYann Gautier void stm32mp_clk_enable(unsigned long id);
880d21680cSYann Gautier void stm32mp_clk_disable(unsigned long id);
893f9c9784SYann Gautier unsigned long stm32mp_clk_get_rate(unsigned long id);
903f9c9784SYann Gautier 
91c9d75b3cSYann Gautier /* Initialise the IO layer and register platform IO devices */
923f9c9784SYann Gautier void stm32mp_io_setup(void);
93c9d75b3cSYann Gautier 
941e919529SYann Gautier /*
951e919529SYann Gautier  * Check that the STM32 header of a .stm32 binary image is valid
961e919529SYann Gautier  * @param header: pointer to the stm32 image header
971e919529SYann Gautier  * @param buffer: address of the binary image (payload)
981e919529SYann Gautier  * @return: 0 on success, negative value in case of error
991e919529SYann Gautier  */
1001e919529SYann Gautier int stm32mp_check_header(boot_api_image_header_t *header, uintptr_t buffer);
1011e919529SYann Gautier 
10284686ba3SYann Gautier /* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */
10384686ba3SYann Gautier int stm32mp_map_ddr_non_cacheable(void);
10484686ba3SYann Gautier int stm32mp_unmap_ddr(void);
10584686ba3SYann Gautier 
106c9d75b3cSYann Gautier #endif /* STM32MP_COMMON_H */
107