1c9d75b3cSYann Gautier /* 292661e01SYann Gautier * Copyright (C) 2018-2021, STMicroelectronics - All Rights Reserved 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 7c9d75b3cSYann Gautier #ifndef STM32MP_COMMON_H 8c9d75b3cSYann Gautier #define STM32MP_COMMON_H 9c9d75b3cSYann Gautier 103f9c9784SYann Gautier #include <stdbool.h> 113f9c9784SYann Gautier 121e919529SYann Gautier #include <platform_def.h> 131e919529SYann Gautier 14*3d201787SYann Gautier #define JEDEC_ST_BKID U(0x0) 15*3d201787SYann Gautier #define JEDEC_ST_MFID U(0x20) 16*3d201787SYann Gautier 17c9d75b3cSYann Gautier /* Functions to save and get boot context address given by ROM code */ 183f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address); 193f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void); 20c9d75b3cSYann Gautier 21b2182cdeSYann Gautier bool stm32mp_is_single_core(void); 22f700423cSLionel Debieve bool stm32mp_is_closed_device(void); 23b2182cdeSYann Gautier 247ae58c6bSYann Gautier /* Return the base address of the DDR controller */ 257ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void); 267ae58c6bSYann Gautier 277ae58c6bSYann Gautier /* Return the base address of the DDR PHY */ 287ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void); 297ae58c6bSYann Gautier 307ae58c6bSYann Gautier /* Return the base address of the PWR peripheral */ 317ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void); 327ae58c6bSYann Gautier 337ae58c6bSYann Gautier /* Return the base address of the RCC peripheral */ 347ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void); 357ae58c6bSYann Gautier 36e463d3f4SYann Gautier /* Check MMU status to allow spinlock use */ 37e463d3f4SYann Gautier bool stm32mp_lock_available(void); 38e463d3f4SYann Gautier 3973680c23SYann Gautier /* Get IWDG platform instance ID from peripheral IO memory base address */ 4073680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base); 4173680c23SYann Gautier 4273680c23SYann Gautier /* Return bitflag mask for expected IWDG configuration from OTP content */ 4373680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst); 4473680c23SYann Gautier 4573680c23SYann Gautier #if defined(IMAGE_BL2) 4673680c23SYann Gautier /* Update OTP shadow registers with IWDG configuration from device tree */ 4773680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags); 4873680c23SYann Gautier #endif 4973680c23SYann Gautier 50c9d75b3cSYann Gautier /* 51c9d75b3cSYann Gautier * Platform util functions for the GPIO driver 52c9d75b3cSYann Gautier * @bank: Target GPIO bank ID as per DT bindings 53c9d75b3cSYann Gautier * 54c9d75b3cSYann Gautier * Platform shall implement these functions to provide to stm32_gpio 55c9d75b3cSYann Gautier * driver the resource reference for a target GPIO bank. That are 56c9d75b3cSYann Gautier * memory mapped interface base address, interface offset (see below) 57c9d75b3cSYann Gautier * and clock identifier. 58c9d75b3cSYann Gautier * 59c9d75b3cSYann Gautier * stm32_get_gpio_bank_offset() returns a bank offset that is used to 60c9d75b3cSYann Gautier * check DT configuration matches platform implementation of the banks 61c9d75b3cSYann Gautier * description. 62c9d75b3cSYann Gautier */ 63c9d75b3cSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank); 64c9d75b3cSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank); 65c9d75b3cSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank); 66c9d75b3cSYann Gautier 67ccc199edSEtienne Carriere /* Return node offset for target GPIO bank ID @bank or a FDT error code */ 68ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank); 69ccc199edSEtienne Carriere 7092661e01SYann Gautier /* Get the chip revision */ 7192661e01SYann Gautier uint32_t stm32mp_get_chip_version(void); 7292661e01SYann Gautier /* Get the chip device ID */ 7392661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void); 7492661e01SYann Gautier 7592661e01SYann Gautier /* Get SOC name */ 7692661e01SYann Gautier #define STM32_SOC_NAME_SIZE 20 7792661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]); 7892661e01SYann Gautier 79dec286ddSYann Gautier /* Print CPU information */ 80dec286ddSYann Gautier void stm32mp_print_cpuinfo(void); 81dec286ddSYann Gautier 8210e7a9e9SYann Gautier /* Print board information */ 8310e7a9e9SYann Gautier void stm32mp_print_boardinfo(void); 8410e7a9e9SYann Gautier 853f9c9784SYann Gautier /* 863f9c9784SYann Gautier * Util for clock gating and to get clock rate for stm32 and platform drivers 873f9c9784SYann Gautier * @id: Target clock ID, ID used in clock DT bindings 883f9c9784SYann Gautier */ 893f9c9784SYann Gautier bool stm32mp_clk_is_enabled(unsigned long id); 900d21680cSYann Gautier void stm32mp_clk_enable(unsigned long id); 910d21680cSYann Gautier void stm32mp_clk_disable(unsigned long id); 923f9c9784SYann Gautier unsigned long stm32mp_clk_get_rate(unsigned long id); 933f9c9784SYann Gautier 94c9d75b3cSYann Gautier /* Initialise the IO layer and register platform IO devices */ 953f9c9784SYann Gautier void stm32mp_io_setup(void); 96c9d75b3cSYann Gautier 971e919529SYann Gautier /* 981e919529SYann Gautier * Check that the STM32 header of a .stm32 binary image is valid 991e919529SYann Gautier * @param header: pointer to the stm32 image header 1001e919529SYann Gautier * @param buffer: address of the binary image (payload) 1011e919529SYann Gautier * @return: 0 on success, negative value in case of error 1021e919529SYann Gautier */ 1031e919529SYann Gautier int stm32mp_check_header(boot_api_image_header_t *header, uintptr_t buffer); 1041e919529SYann Gautier 10584686ba3SYann Gautier /* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */ 10684686ba3SYann Gautier int stm32mp_map_ddr_non_cacheable(void); 10784686ba3SYann Gautier int stm32mp_unmap_ddr(void); 10884686ba3SYann Gautier 109c9d75b3cSYann Gautier #endif /* STM32MP_COMMON_H */ 110