xref: /rk3399_ARM-atf/plat/st/common/include/stm32mp_common.h (revision 10e7a9e904dfddd62ee839098e2d0737a3afad15)
1c9d75b3cSYann Gautier /*
2c9d75b3cSYann Gautier  * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved
36f4572bdSYann Gautier  * Copyright (c) 2018-2019, Linaro Limited
4c9d75b3cSYann Gautier  *
5c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
6c9d75b3cSYann Gautier  */
7c9d75b3cSYann Gautier 
8c9d75b3cSYann Gautier #ifndef STM32MP_COMMON_H
9c9d75b3cSYann Gautier #define STM32MP_COMMON_H
10c9d75b3cSYann Gautier 
113f9c9784SYann Gautier #include <stdbool.h>
123f9c9784SYann Gautier 
136f4572bdSYann Gautier #include <arch_helpers.h>
146f4572bdSYann Gautier 
15c9d75b3cSYann Gautier /* Functions to save and get boot context address given by ROM code */
163f9c9784SYann Gautier void stm32mp_save_boot_ctx_address(uintptr_t address);
173f9c9784SYann Gautier uintptr_t stm32mp_get_boot_ctx_address(void);
18c9d75b3cSYann Gautier 
197ae58c6bSYann Gautier /* Return the base address of the DDR controller */
207ae58c6bSYann Gautier uintptr_t stm32mp_ddrctrl_base(void);
217ae58c6bSYann Gautier 
227ae58c6bSYann Gautier /* Return the base address of the DDR PHY */
237ae58c6bSYann Gautier uintptr_t stm32mp_ddrphyc_base(void);
247ae58c6bSYann Gautier 
257ae58c6bSYann Gautier /* Return the base address of the PWR peripheral */
267ae58c6bSYann Gautier uintptr_t stm32mp_pwr_base(void);
277ae58c6bSYann Gautier 
287ae58c6bSYann Gautier /* Return the base address of the RCC peripheral */
297ae58c6bSYann Gautier uintptr_t stm32mp_rcc_base(void);
307ae58c6bSYann Gautier 
3173680c23SYann Gautier /* Get IWDG platform instance ID from peripheral IO memory base address */
3273680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base);
3373680c23SYann Gautier 
3473680c23SYann Gautier /* Return bitflag mask for expected IWDG configuration from OTP content */
3573680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst);
3673680c23SYann Gautier 
3773680c23SYann Gautier #if defined(IMAGE_BL2)
3873680c23SYann Gautier /* Update OTP shadow registers with IWDG configuration from device tree */
3973680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags);
4073680c23SYann Gautier #endif
4173680c23SYann Gautier 
42c9d75b3cSYann Gautier /*
43c9d75b3cSYann Gautier  * Platform util functions for the GPIO driver
44c9d75b3cSYann Gautier  * @bank: Target GPIO bank ID as per DT bindings
45c9d75b3cSYann Gautier  *
46c9d75b3cSYann Gautier  * Platform shall implement these functions to provide to stm32_gpio
47c9d75b3cSYann Gautier  * driver the resource reference for a target GPIO bank. That are
48c9d75b3cSYann Gautier  * memory mapped interface base address, interface offset (see below)
49c9d75b3cSYann Gautier  * and clock identifier.
50c9d75b3cSYann Gautier  *
51c9d75b3cSYann Gautier  * stm32_get_gpio_bank_offset() returns a bank offset that is used to
52c9d75b3cSYann Gautier  * check DT configuration matches platform implementation of the banks
53c9d75b3cSYann Gautier  * description.
54c9d75b3cSYann Gautier  */
55c9d75b3cSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank);
56c9d75b3cSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank);
57c9d75b3cSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank);
58c9d75b3cSYann Gautier 
59dec286ddSYann Gautier /* Print CPU information */
60dec286ddSYann Gautier void stm32mp_print_cpuinfo(void);
61dec286ddSYann Gautier 
62*10e7a9e9SYann Gautier /* Print board information */
63*10e7a9e9SYann Gautier void stm32mp_print_boardinfo(void);
64*10e7a9e9SYann Gautier 
653f9c9784SYann Gautier /*
663f9c9784SYann Gautier  * Util for clock gating and to get clock rate for stm32 and platform drivers
673f9c9784SYann Gautier  * @id: Target clock ID, ID used in clock DT bindings
683f9c9784SYann Gautier  */
693f9c9784SYann Gautier bool stm32mp_clk_is_enabled(unsigned long id);
700d21680cSYann Gautier void stm32mp_clk_enable(unsigned long id);
710d21680cSYann Gautier void stm32mp_clk_disable(unsigned long id);
723f9c9784SYann Gautier unsigned long stm32mp_clk_get_rate(unsigned long id);
733f9c9784SYann Gautier 
74c9d75b3cSYann Gautier /* Initialise the IO layer and register platform IO devices */
753f9c9784SYann Gautier void stm32mp_io_setup(void);
76c9d75b3cSYann Gautier 
776f4572bdSYann Gautier static inline uint64_t arm_cnt_us2cnt(uint32_t us)
786f4572bdSYann Gautier {
796f4572bdSYann Gautier 	return ((uint64_t)us * (uint64_t)read_cntfrq()) / 1000000ULL;
806f4572bdSYann Gautier }
816f4572bdSYann Gautier 
826f4572bdSYann Gautier static inline uint64_t timeout_init_us(uint32_t us)
836f4572bdSYann Gautier {
846f4572bdSYann Gautier 	return read_cntpct_el0() + arm_cnt_us2cnt(us);
856f4572bdSYann Gautier }
866f4572bdSYann Gautier 
876f4572bdSYann Gautier static inline bool timeout_elapsed(uint64_t expire)
886f4572bdSYann Gautier {
896f4572bdSYann Gautier 	return read_cntpct_el0() > expire;
906f4572bdSYann Gautier }
916f4572bdSYann Gautier 
92c9d75b3cSYann Gautier #endif /* STM32MP_COMMON_H */
93